Design Dependent Process Monitoring for Back-end Manufacturing Cost Reduction

被引:10
作者
Chan, Tuck-Boon [1 ]
Pant, Aashish [1 ]
Cheng, Lerong [2 ]
Gupta, Puneet [1 ]
机构
[1] Univ Calif Los Angeles, Dept Elect Engn, Los Angeles, CA 90024 USA
[2] Sandisk Inc, Milpitas, CA USA
来源
2010 IEEE AND ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD) | 2010年
基金
美国国家科学基金会;
关键词
D O I
10.1109/ICCAD.2010.5654280
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Short-loop process monitoring structures (usually simple device I - V, C - V measurements made after M1 fabrication) are commonly put in wafer scribe-lines. These test structures are almost always design independent and measured/monitored by the foundry to keep track of process deviations. We propose a design-dependent process monitoring strategy which can accurately predict design performance based on simple I-eff-based delay and I-off-based leakage power estimates. We show that our strategy works much better (0.99 correlation vs. 0.87) compared to conventional design-independent monitors. Further, we use the predicted delay and leakage power for early yield estimation for pruning bad wafers to save test and back-end manufacturing costs We show that wafer pruning based on our approach can achieve upto 98% of the maximum achievable benefit/profit. We design the measurement and prediction schemes so as to minimize data as well as computation that needs to be kept track of during wafer fabrication. Such design-dependent process monitoring can help target process control/optimization effort, enable quicker yield ramp besides saving test and manufacturing costs.
引用
收藏
页码:116 / 122
页数:7
相关论文
共 21 条
[1]   Ring oscillators for CMOS process tuning and variability control [J].
Bhushan, M ;
Gattiker, A ;
Ketchen, MB ;
Das, KK .
IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 2006, 19 (01) :10-18
[2]  
Cao Y., 2002, IEEE ASIC SOC C SEPT
[3]   Electrical Modeling of Lithographic Imperfections [J].
Chan, Tuck-Boon ;
Ghaida, Rani S. ;
Gupta, Puneet .
23RD INTERNATIONAL CONFERENCE ON VLSI DESIGN, 2010, :423-428
[4]  
Cheng LR, 2009, DES AUT CON, P104
[5]  
Cho C, 2008, IEEE CUST INTEGR CIR, P205, DOI 10.1109/CICC.2008.4672059
[6]   An integrated CAD methodology for evaluating MOSFET and parasitic extraction models and variability [J].
Das, Koushik K. ;
Walker, Steven G. ;
Bhushan, Manjul .
PROCEEDINGS OF THE IEEE, 2007, 95 (03) :670-687
[7]   Dynamic measurement of critical-path timing [J].
Drake, Alan J. ;
Senger, Robert M. ;
Singh, Harmander ;
Carpenter, Gary D. ;
James, Norman K. .
2008 IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUIT DESIGN AND TECHNOLOGY, PROCEEDINGS, 2008, :249-+
[8]  
Ketchen M., 2005, ICMTS
[9]  
Ketchen M., 2005, IEEE INT C MICROELEC, P33
[10]  
Lefferts R., 2003, ICMTS