共 21 条
[2]
Cao Y., 2002, IEEE ASIC SOC C SEPT
[3]
Electrical Modeling of Lithographic Imperfections
[J].
23RD INTERNATIONAL CONFERENCE ON VLSI DESIGN,
2010,
:423-428
[4]
Cheng LR, 2009, DES AUT CON, P104
[5]
Cho C, 2008, IEEE CUST INTEGR CIR, P205, DOI 10.1109/CICC.2008.4672059
[7]
Dynamic measurement of critical-path timing
[J].
2008 IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUIT DESIGN AND TECHNOLOGY, PROCEEDINGS,
2008,
:249-+
[8]
Ketchen M., 2005, ICMTS
[9]
Ketchen M., 2005, IEEE INT C MICROELEC, P33
[10]
Lefferts R., 2003, ICMTS