Impact of flip-chip packaging on copper/low-k structures

被引:72
作者
Mercado, LL [1 ]
Kuo, SM [1 ]
Goldberg, C [1 ]
Frear, D [1 ]
机构
[1] Semicond Prod Sector, Tempe, AZ 85224 USA
来源
IEEE TRANSACTIONS ON ADVANCED PACKAGING | 2003年 / 26卷 / 04期
关键词
copper interconnect; delamination; flip-chip packaging; IC design; interface fracture; low-k dielectric; package reliability; residual stresses; simulation; thin film;
D O I
10.1109/TADVP.2003.821084
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Copper/low-k structures are the desired choice for advanced integrated circuits (ICs). Nevertheless, the reliability might become a concern due to the considerably lower strength and greater coefficient of thermal expansion (CTE) of the low-k materials. To ensure successful integration of the new chips within advanced packaging products, it is essential to understand the impact of packaging on chips with copper/low k structures. In this study, flip-chip die attach process has been studied. Multilevel, multiscale modeling technique was used to bridge the large gap between the maximum and minimum dimensions. Interface fracture mechanics-based approach has been used to predict interface delamination. Both plastic ball grid array (PBGA) and ceramic ball grid array (CBGA) packages were evaluated. Critical failure locations and interfaces were identified for both packages. The impact of thin film residual stresses has been studied at both wafer level and package level. Both PBGA and CBGA packaging die-attach processes induce significantly higher crack driving force on the low-k interfaces than the wafer process. CBGA die-attach might be more critical than PBGA die-attach due to the higher temperature. During CBGA die-attach process, the crack driving force at the low-k/passivation interface may exceed the measured interfacial strength. Two solutions have been suggested to prevent catastrophic delamination in copper/low-k flip-chip packages, improving adhesion strength of low-k/barrier interface or adding tiles and slots in low-k structures to reduce possible area for crack growth.
引用
收藏
页码:433 / 440
页数:8
相关论文
共 12 条
[1]  
[Anonymous], ABAQUS STANDARD USER
[2]  
[Anonymous], ADV APPL MECH
[3]   Evaluation and analysis for mechanical strengths of low k dielectrics by a finite element method [J].
Aoi, N ;
Fukuda, T ;
Yanazawa, H .
PROCEEDINGS OF THE IEEE 2002 INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE, 2002, :72-74
[4]  
BLAINE J, 2002, P IEEE 2002 INT INT, P242
[5]  
MERCADO L, 2003, P 53 EL COMP TECHN C
[6]  
MERCADO LL, 2000, P 50 EL COMP TECHN C
[7]   Interfacial adhesion study for Copper/SiLK interconnects in flip-chip packages [J].
Miller, MR ;
Ho, PS .
51ST ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2001, :965-970
[8]   Packaging assessment of porous ultra low-k materials [J].
Rasco, M ;
Mosig, K ;
Ling, JM ;
Elenius, P ;
Augur, R .
PROCEEDINGS OF THE IEEE 2002 INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE, 2002, :113-115
[9]   Elimination of bond-pad damage through structural reinforcement of intermetal dielectrics [J].
Saran, M ;
Cox, R ;
Martin, C ;
Ryan, G ;
Kudoh, T ;
Kanasugi, M ;
Hortaleza, J ;
Ibnabdeljalil, M ;
Murtuza, M ;
Capistrano, D ;
Roderos, R ;
Macaraeg, R .
1998 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM PROCEEDINGS - 36TH ANNUAL, 1998, :225-231
[10]   Interfacial adhesion of copper-low k interconnects [J].
Scherban, T ;
Sun, B ;
Blaine, J ;
Block, C ;
Jin, B ;
Andideh, E .
PROCEEDINGS OF THE IEEE 2001 INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE, 2001, :257-259