A High-Efficiency Segmented Reconfigurable Cyclic Shifter for 5G QC-LDPC Decoder

被引:4
|
作者
Lam, Hing-Mo [1 ]
Lu, Silin [1 ]
Qiu, Hezi [1 ]
Zhang, Min [1 ]
Jiao, Hailong [1 ]
Zhang, Shengdong [1 ]
机构
[1] Peking Univ, Shenzhen Grad Sch, Sch Elect & Comp Engn, Shenzhen 518055, Peoples R China
基金
中国国家自然科学基金;
关键词
Decoding; 5G mobile communication; Standards; Base stations; Wireless fidelity; Switches; Hardware; 5G; codeword-parallel QC-LDPC decoder; edge-parallel QC-LDPC decoder; segmented cyclic shifter; segmented QC-LDPC decoder; LOW-COMPLEXITY; NETWORK;
D O I
10.1109/TCSI.2021.3114395
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A reconfigurable cyclic shifter is a key element of a QC-LDPC decoder, which is crucial for 5G communication systems. If a traditional reconfigurable cyclic shifter can only shift one input of variable size at a time, a traditional QC-LDPC decoder can only decode one codeword at a time as well. Part of the circuitry of the traditional QC-LDPC decoder inevitably stays in idle during the decoding process if the length (or the lifting parameter) of a codeword is not the maximum, resulting in low hardware efficiency. A segmented reconfigurable cyclic shifter is proposed in this paper, which can be divided into multiple segments of different sizes. Each segment can perform a cyclic shift of an input of different sizes and of different shift values independently. Furthermore, a methodology is proposed to upgrade any state-of-the-art QC-LDPC decoder to a segmented QC-LDPC decoder, by using the proposed segmented shifter. The upgraded segmented QC-LDPC decoder is able to parallelly decode multiple codewords (or inputs) of different lengths at a time. A test chip of the proposed segmented QC-LDPC decoder with the proposed segmented reconfigurable cyclic shifter has been fabricated in a 0.18-mu m CMOS technology to demonstrate the feature of parallelly decoding multiple codewords. The performance analysis shows that when the number of small codewords is increased from 0 to 100000 per second, the throughput of the traditional QC-LDPC decoder drops from 844.80 Mbps to 4.40 Mbps, while the QC-LDPC decoder with the proposed segmented shifter only slightly drops to 814.01 Mbps. By applying the segmented QC-LDPC decoder in 5G base stations, the base stations are enabled to support more low-traffic users.
引用
收藏
页码:401 / 414
页数:14
相关论文
共 50 条
  • [1] Segmented Reconfigurable Cyclic Shifter for QC-LDPC Decoder
    Lam, Hing-Mo
    Lu, Silin
    Qiu, Hezi
    Jiao, Hailong
    Zhang, Min
    Zhang, Shengdong
    2021 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2021,
  • [2] A High Throughput Implementation of QC-LDPC Codes for 5G NR
    Wu, Hao
    Wang, Huayong
    IEEE ACCESS, 2019, 7 : 185373 - 185384
  • [3] Efficient QC-LDPC Encoder for 5G New Radio
    Tram Thi Bao Nguyen
    Tuy Nguyen Tan
    Lee, Hanho
    ELECTRONICS, 2019, 8 (06):
  • [4] Low-Complexity High-Throughput QC-LDPC Decoder for 5G New Radio Wireless Communication
    Thi Bao Nguyen, Tram
    Nguyen Tan, Tuy
    Lee, Hanho
    ELECTRONICS, 2021, 10 (04) : 1 - 18
  • [5] Rapid Design and Prototyping of a Reconfigurable Decoder Architecture for QC-LDPC Codes
    Murugappa, Purushotham
    Lapotre, Vianney
    Baghdadi, Amer
    Jezequel, Michel
    RAPID SYSTEM PROTOTYPING: SHORTENING THE PATH FROM SPECIFICATION TO PROTOTYPE (RSP 2013), 2013, : 87 - 93
  • [6] Memory Compact High-Speed QC-LDPC Decoder
    Xie, Tianjiao
    Li, Bo
    Yang, Mao
    Yan, Zhongjiang
    2017 IEEE INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, COMMUNICATIONS AND COMPUTING (ICSPCC), 2017,
  • [7] High-throughput DOCSIS Upstream QC-LDPC Decoder
    Wu, Michael
    Yin, Bei
    Miller, Eric
    Dick, Chris
    Cavallaro, Joseph R.
    CONFERENCE RECORD OF THE 2014 FORTY-EIGHTH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, 2014, : 537 - 541
  • [8] Ultra Low Power QC-LDPC Decoder with High Parallelism
    Cui, Ying
    Peng, Xiao
    Chen, Zhixiang
    Zhao, Xiongxin
    Lu, Yichao
    Zhou, Dajiang
    Goto, Satoshi
    2011 IEEE INTERNATIONAL SOC CONFERENCE (SOCC), 2011, : 142 - 145
  • [9] Low-Latency QC-LDPC Encoder Design for 5G NR
    Tian, Yunke
    Bai, Yong
    Liu, Dake
    SENSORS, 2021, 21 (18)
  • [10] Design of a High-Throughput QC-LDPC Decoder With TDMP Scheduling
    Zhao, Ming
    Zhang, Xiaolin
    Zhao, Ling
    Lee, Chen
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2015, 62 (01) : 56 - 60