High-Speed Low-Power Viterbi Decoder Design for TCM Decoders

被引:17
|
作者
He, Jinjin [1 ]
Liu, Huaping [1 ]
Wang, Zhongfeng [2 ]
Huang, Xinming [3 ]
Zhang, Kai [3 ]
机构
[1] Oregon State Univ, Sch Elect Engn & Comp Sci, Corvallis, OR 97331 USA
[2] Broadcom Corp, Irvine, CA 92617 USA
[3] Worcester Polytech Inst, Dept Elect & Comp Engn, Worcester, MA 01609 USA
基金
美国国家科学基金会;
关键词
Trellis coded modulation (TCM); viterbi decoder; VLSI;
D O I
10.1109/TVLSI.2011.2111392
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
High-speed, low-power design of Viterbi decoders for trellis coded modulation (TCM) systems is presented in this paper. It is well known that the Viterbi decoder (VD) is the dominant module determining the overall power consumption of TCM decoders. We propose a pre-computation architecture incorporated with T-algorithm for VD, which can effectively reduce the power consumption without degrading the decoding speed much. A general solution to derive the optimal pre-computation steps is also given in the paper. Implementation result of a VD for a rate-3/4 convolutional code used in a TCM system shows that compared with the full trellis VD, the precomputation architecture reduces the power consumption by as much as 70% without performance loss, while the degradation in clock speed is negligible.
引用
收藏
页码:755 / 759
页数:5
相关论文
共 50 条
  • [41] PHASE AMBIGUITY RESOLVER FOR PCM SOUND BROADCASTING SATELLITE SERVICE WITH LOW-POWER CONSUMPTION VITERBI DECODER EMPLOYING SST SCHEME
    SEKI, K
    KUBOTA, S
    KATO, S
    IEICE TRANSACTIONS ON COMMUNICATIONS, 1995, E78B (09) : 1269 - 1277
  • [42] Design of low power Radix-2 and Radix-4 ACSU in Viterbi Decoder using HSPICE
    Prakash, Harsha S.
    Balamurugan., V
    PROCEEDINGS OF 2016 ONLINE INTERNATIONAL CONFERENCE ON GREEN ENGINEERING AND TECHNOLOGIES (IC-GET), 2016,
  • [43] Implement of Time Division Multiplexing High Speed Programmable Viterbi Decoder IP Core
    Wu Lan
    Chen Qiliang
    INTERNATIONAL CONFERENCE ON GRAPHIC AND IMAGE PROCESSING (ICGIP 2012), 2013, 8768
  • [44] High Performance Reconfigurable Viterbi Decoder Design for Multi-Standard Receiver
    Mostafa, Khloud
    Hussein, Aziza
    Youness, Hassan
    Moness, Mohammed
    2016 33RD NATIONAL RADIO SCIENCE CONFERENCE (NRSC), 2016, : 249 - 256
  • [45] Low Power VLSI Implementation of Convolution Encoder and Viterbi Decoder using Verilog HDL
    Ramanna, Dasari
    Ganesan, V
    BIOSCIENCE BIOTECHNOLOGY RESEARCH COMMUNICATIONS, 2020, 13 (13): : 177 - 184
  • [46] High-speed recursion architectures for MAP-based Turbo decoders
    Wang, Zhongfeng
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2007, 15 (04) : 470 - 474
  • [47] High-speed low-power very-large-scale integration architecture for dual-standard deblocking filter
    Srinivasarao, Batta Kota Naga
    Chakrabarti, Indrajit
    Ahmad, Mohammad Nawaz
    IET CIRCUITS DEVICES & SYSTEMS, 2015, 9 (05) : 377 - 383
  • [48] Low power sleepy keeper technique based VLSI architecture of Viterbi decoder in WLANs
    Thangavel K.D.
    Palaniappan S.
    Australian Journal of Electrical and Electronics Engineering, 2020, 17 (04) : 263 - 268
  • [49] Design of high-performance low-power full adder
    Nehru, K.
    Shanmugam, A.
    INTERNATIONAL JOURNAL OF COMPUTER APPLICATIONS IN TECHNOLOGY, 2014, 49 (02) : 134 - 140
  • [50] High speed Viterbi decoding design for wireless LAN systems
    Gan, XD
    Wang, ZJ
    Zhang, HB
    APOC 2002: ASIA-PACIFIC OPTICAL AND WIRELESS COMMUNICATIONS; WIRELESS AND MOBILE COMMUNICATIONS II, 2002, 4911 : 317 - 322