High-Speed Low-Power Viterbi Decoder Design for TCM Decoders

被引:17
|
作者
He, Jinjin [1 ]
Liu, Huaping [1 ]
Wang, Zhongfeng [2 ]
Huang, Xinming [3 ]
Zhang, Kai [3 ]
机构
[1] Oregon State Univ, Sch Elect Engn & Comp Sci, Corvallis, OR 97331 USA
[2] Broadcom Corp, Irvine, CA 92617 USA
[3] Worcester Polytech Inst, Dept Elect & Comp Engn, Worcester, MA 01609 USA
基金
美国国家科学基金会;
关键词
Trellis coded modulation (TCM); viterbi decoder; VLSI;
D O I
10.1109/TVLSI.2011.2111392
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
High-speed, low-power design of Viterbi decoders for trellis coded modulation (TCM) systems is presented in this paper. It is well known that the Viterbi decoder (VD) is the dominant module determining the overall power consumption of TCM decoders. We propose a pre-computation architecture incorporated with T-algorithm for VD, which can effectively reduce the power consumption without degrading the decoding speed much. A general solution to derive the optimal pre-computation steps is also given in the paper. Implementation result of a VD for a rate-3/4 convolutional code used in a TCM system shows that compared with the full trellis VD, the precomputation architecture reduces the power consumption by as much as 70% without performance loss, while the degradation in clock speed is negligible.
引用
收藏
页码:755 / 759
页数:5
相关论文
共 50 条
  • [21] LOW-POWER PRE-DECODING BASED VITERBI DECODER FOR TAIL-BITING CONVOLUTIONAL CODES
    Abdallah, Rami A.
    Lee, Seok-Jun
    Goel, Manish
    Shanbhag, Naresh R.
    SIPS: 2009 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS, 2009, : 185 - +
  • [22] Transformation of ACS Module to CSA Module of Low-power Viterbi Decoder for Digital Wireless Communication Applications
    Bhowal, Sayak
    2013 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING, COMMUNICATIONS AND INFORMATICS (ICACCI), 2013, : 266 - 270
  • [23] A Low-Power Radix-4 Viterbi Decoder Based on DCVSPG Pulsed Latch with Sharing Technique
    Lee, Xin-Ru
    Chang, Hsie-Chia
    Lee, Chen-Yi
    PROCEEDINGS OF THE 2010 IEEE ASIA PACIFIC CONFERENCE ON CIRCUIT AND SYSTEM (APCCAS), 2010, : 1203 - 1206
  • [24] Design of ACS Architecture Using FinFET and CNTFET Devices for Low-Power Viterbi Decoder Using Asynchronous Techniques for Digital Communication Systems
    Rayappa, Bernard A.
    Sundararajan, T. V. P.
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2022, 31 (05)
  • [25] Design of Voltage Overscaled Low-Power Trellis Decoders in Presence of Process Variations
    Liu, Yang
    Zhang, Tong
    Hu, Jiang
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2009, 17 (03) : 439 - 443
  • [26] 1.5V HIGH-SPEED LOW-POWER CMOS CURRENT SENSE AMPLIFIER
    YEO, KS
    ROFAIL, SS
    ELECTRONICS LETTERS, 1995, 31 (23) : 1991 - 1993
  • [27] Design of a power-reduction viterbi decoder for WLAN applications
    Lin, CC
    Shih, YH
    Chang, HC
    Lee, CY
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2005, 52 (06) : 1148 - 1156
  • [28] An improved low power Viterbi decoder in system-on-chips
    Gao, Rong
    Tang, Li-Xing
    Cao, Shan
    PROCEEDINGS OF THE 2ND ANNUAL INTERNATIONAL CONFERENCE ON ELECTRONICS, ELECTRICAL ENGINEERING AND INFORMATION SCIENCE (EEEIS 2016), 2016, 117 : 299 - 306
  • [29] A Low-Power Codeword-Based Viterbi Decoder with Fine-Grained Error Detection and Correction Techniques
    Kuang, Shiann-Rong
    Liang, Chih-Yuan
    Tseng, I-Ping
    ARABIAN JOURNAL FOR SCIENCE AND ENGINEERING, 2018, 43 (02) : 585 - 595
  • [30] Design of High-Speed Low Power Computational Blocks for DSP Processors
    Manga, N. Alivelu
    Tallapragada, V. V. Satyanarayana
    Kumar, G. V. Pradeep
    Goud, R. Sai Prasad
    REVISTA GEINTEC-GESTAO INOVACAO E TECNOLOGIAS, 2021, 11 (02): : 1419 - 1429