High-Speed Low-Power Viterbi Decoder Design for TCM Decoders

被引:17
|
作者
He, Jinjin [1 ]
Liu, Huaping [1 ]
Wang, Zhongfeng [2 ]
Huang, Xinming [3 ]
Zhang, Kai [3 ]
机构
[1] Oregon State Univ, Sch Elect Engn & Comp Sci, Corvallis, OR 97331 USA
[2] Broadcom Corp, Irvine, CA 92617 USA
[3] Worcester Polytech Inst, Dept Elect & Comp Engn, Worcester, MA 01609 USA
基金
美国国家科学基金会;
关键词
Trellis coded modulation (TCM); viterbi decoder; VLSI;
D O I
10.1109/TVLSI.2011.2111392
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
High-speed, low-power design of Viterbi decoders for trellis coded modulation (TCM) systems is presented in this paper. It is well known that the Viterbi decoder (VD) is the dominant module determining the overall power consumption of TCM decoders. We propose a pre-computation architecture incorporated with T-algorithm for VD, which can effectively reduce the power consumption without degrading the decoding speed much. A general solution to derive the optimal pre-computation steps is also given in the paper. Implementation result of a VD for a rate-3/4 convolutional code used in a TCM system shows that compared with the full trellis VD, the precomputation architecture reduces the power consumption by as much as 70% without performance loss, while the degradation in clock speed is negligible.
引用
收藏
页码:755 / 759
页数:5
相关论文
共 50 条
  • [1] Design of High Speed Low Power Viterbi Decoder for TCM System
    Nargis, J.
    Vaithiyanathan, D.
    Seshasayanan, R.
    2013 INTERNATIONAL CONFERENCE ON INFORMATION COMMUNICATION AND EMBEDDED SYSTEMS (ICICES), 2013, : 185 - 190
  • [2] VLSI implementation of a high-speed and low-power punctured Viterbi decoder
    Li, Q
    You, YX
    Wang, JX
    Ye, YZ
    2002 IEEE REGION 10 CONFERENCE ON COMPUTERS, COMMUNICATIONS, CONTROL AND POWER ENGINEERING, VOLS I-III, PROCEEDINGS, 2002, : 1205 - 1208
  • [3] The design of high-speed and low power consumption bidirection Viterbi decoder
    Li, Song
    Yi, Qing-Ming
    PROCEEDINGS OF 2006 INTERNATIONAL CONFERENCE ON MACHINE LEARNING AND CYBERNETICS, VOLS 1-7, 2006, : 3886 - +
  • [4] VLSI design and implementation of a high-speed Viterbi decoder
    Li, Qing
    Deng, Yunsong
    Zeng, Xiaoyang
    Gu, Yehua
    Jisuanji Yanjiu yu Fazhan/Computer Research and Development, 2007, 44 (12): : 2143 - 2148
  • [5] A Novel Architecture for High-Speed Viterbi Decoder
    Lee, Yang-Han
    Jan, Yih-Guang
    Tseng, Hsien-Wei
    Chuang, Ming-Hsueh
    Peng, Chiung-Hsuan
    Lee, Wei-Tsong
    Chen, Chih-Tsung
    JOURNAL OF APPLIED SCIENCE AND ENGINEERING, 2006, 9 (04): : 343 - 352
  • [6] Low-power Viterbi decoder for CDMA mobile terminals
    Kang, IY
    Willson, AN
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (03) : 473 - 482
  • [7] LOW-COMPLEXITY HIGH-SPEED 4-D TCM DECODER
    He, Jinjin
    Wang, Zhongfeng
    Liu, Huaping
    2008 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS: SIPS 2008, PROCEEDINGS, 2008, : 216 - 220
  • [8] Locate: Low-Power Viterbi Decoder Exploration using Approximate Adders
    Bhattacharjya, Rajat
    Maity, Biswadip
    Dutt, Nikil
    PROCEEDINGS OF THE GREAT LAKES SYMPOSIUM ON VLSI 2023, GLSVLSI 2023, 2023, : 409 - 413
  • [9] Low-power register-exchange survivor memory architectures for Viterbi decoders
    Shieh, M. -D.
    Wang, T. -P.
    Yang, D. -W.
    IET CIRCUITS DEVICES & SYSTEMS, 2009, 3 (02) : 83 - 90
  • [10] ERROR-RESILIENT LOW-POWER VITERBI DECODERS VIA STATE CLUSTERING
    Abdallah, Rami A.
    Shanbhag, Naresh R.
    2008 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS: SIPS 2008, PROCEEDINGS, 2008, : 221 - 226