Design and FPGA-realization of a self-synchronizing chaotic decoder in the presence of noise

被引:5
作者
Mangeot, Jean-Philippe [1 ]
Launay, Frederic [1 ]
Coirault, Patrick [1 ]
机构
[1] LAII ESIP, F-86022 Poitiers, France
关键词
Nonlinear system; Chaotic transmission; Synchronization; Genetic algorithm; FPGA; Bounded noise;
D O I
10.1016/j.cnsns.2010.11.030
中图分类号
O29 [应用数学];
学科分类号
070104 ;
摘要
This paper describes requirement for wireless transmission of Chaotic Code Division Multiplexed Access (Chaotic CDMA) and it focuses on real-time synchronization algorithm embedded into electronic programmable device. CDMA with quasi-orthogonal codes is used to allow multi-users to transmit simultaneously in the same channel. Since the channel is shared between all users, the receiver system has to cope with channel noise and overall with interference from other users. As a result, one of the main problems of communication with quasi-orthogonal chaotic codes is to implement a real time decoder in presence of noise. Even if set-membership algorithm are efficient in real time synchronization of chaotic discrete generators in the presence of noise, these algorithms require a large memory resource. In this paper, we propose an evolution of set-membership algorithm toward genetic algorithm to be implemented into electronic programmable device. The advantage of genetic algorithm compared with set-membership algorithm is that they require a fixed size of memory. (C) 2011 Elsevier B.V. All rights reserved.
引用
收藏
页码:882 / 892
页数:11
相关论文
共 18 条
  • [1] A set-membership state estimation algorithm based on DC programming
    Alamo, T.
    Bravo, J. M.
    Redondo, M. J.
    Camacho, E. F.
    [J]. AUTOMATICA, 2008, 44 (01) : 216 - 224
  • [2] Sliding mode observers and observability singularity in chaotic synchronization
    Boutat-Baddas, L
    Barbot, JP
    Boutat, D
    Tauleigne, R
    [J]. MATHEMATICAL PROBLEMS IN ENGINEERING, 2004, (01) : 11 - 31
  • [3] Design and realization of an FPGA-based generator for chaotic frequency hopping sequences
    Cong, L
    Wu, XF
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2001, 48 (05) : 521 - 532
  • [4] CHAOTIC DIGITAL ENCODING - AN APPROACH TO SECURE COMMUNICATION
    FREY, DR
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 1993, 40 (10) : 660 - 666
  • [5] Glette K, 2005, LECT NOTES COMPUT SC, V3637, P66, DOI 10.1007/11549703_7
  • [6] Glette K, 2006, AHS 2006: FIRST NASA/ESA CONFERENCE ON ADAPTIVE HARDWARE AND SYSTEMS, PROCEEDINGS, P373
  • [7] Discrete-time chaotic encryption systems .1. Statistical design approach
    Gotz, M
    Kelber, K
    Schwarz, W
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-FUNDAMENTAL THEORY AND APPLICATIONS, 1997, 44 (10): : 963 - 970
  • [8] Quasi-orthogonal chaotic CDMA multi-user detection using optimal chaos synchronization
    He, D
    Leung, H
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2005, 52 (11) : 739 - 743
  • [9] Holland J.H., 1992, Adaptation in Natural and Artificial Systems: An Introductory Analysis with Applications to Biology, Control and Artificial Intelligence
  • [10] Jaulin L, 2008, AUTOMATICA