An ultralow-power UHF transceiver integrated in a standard digital CMOS process: Architecture and receiver

被引:69
作者
Porret, AS [1 ]
Melly, T
Python, D
Enz, CC
Vittoz, EA
机构
[1] UKOM Inc, San Jose, CA 95110 USA
[2] Swiss Ctr Elect & Microtechnol, CH-2007 Neuchatel, Switzerland
[3] Swiss Fed Inst Technol, EPFL, Elect Labs, CH-1015 Lausanne, Switzerland
关键词
CMOS analog integrated circuits; micropower; radio frequency (RF); transceiver; wireless communication;
D O I
10.1109/4.910484
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A broad range of high-volume consumer applications require low-power battery-operated wireless microsystems and sensors. These systems should conciliate a sufficient battery lifetime with reduced dimensions, low cost, and versatility. Their design highlights the tradeoff between performance, lifetime, cost, and power consumption. Also, special circuit and design techniques are needed to comply with the reduced supply voltage (down to 1 V, for single battery cell operation). These considerations are illustrated by the design of a prototype receiver chip realized in a standard 0.5-mum digital CMOS process with 0.6-V threshold voltage. The chip is dedicated to a distributed sensors network and is based on a direct-conversion architecture. The circuit operates at 1-V power supply in the 434-MHz European ISM band and consumes only 1 mW in receive mode. It achieves a -95 dBm sensitivity for a data rate of 24 kb/s.
引用
收藏
页码:452 / 466
页数:15
相关论文
共 26 条