Self-consistent approach to leakage power and temperature estimation to predict thermal runaway in FinFET circuits

被引:15
作者
Choi, Jung Hwan [1 ]
Bansal, Aditya [1 ]
Meterelliyoz, Mesut [1 ]
Murthy, Jayathi [1 ]
Roy, Kaushik [1 ]
机构
[1] Purdue Univ, W Lafayette, IN 47907 USA
关键词
Index Terms-Leakage power; temperature; thermal runaway; silicon-on-insulator (SOI);
D O I
10.1109/TCAD.2007.906470
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we propose a methodology to solve leakage power self-consistently with temperature to predict thermal runaway. We target 28-nm-technology-node FinFET-based circuits as they are more prone to thermal runaway because. of self-heating and less efficient heat dissipation compared to bulk metal-oxide-semiconductor field-effect transistors. We have generated thermal models for logic cells-inverter, NAND, and NOR-to self-consistently determine the temperature map of a circuit block. Our cell-level thermal models account for lateral heat flow (contribution of neighboring cells) along with vertical heat dissipation to the heat sink. We predict positive feedback between subthreshold leakage and temperature for all the cells in a given floor plan. Our proposed condition for thermal runaway shows the design tradeoff between the primary input (PI) activity of a circuit block, subthreshold leakage at the room temperature, and thermal resistance of the package. We show that, in FinFET circuits, thermal runaway can occur at the International Technology Roadmap for Semiconductors-specified subthreshold leakage (of 150 nA/mu m for high performance) for a nominal PI activity of 0.5 and typical package thermal resistance. In addition, we show that the maximum temperature rise in an integrated circuit is limited by package limitations.
引用
收藏
页码:2059 / 2068
页数:10
相关论文
共 23 条
  • [1] [Anonymous], CS200308 U VIRG DEP
  • [2] [Anonymous], 2005, INT TECHNOLOGY ROADM
  • [3] *ANSYS INC, FLUENT CFD SOFTW
  • [4] A compact Double-Gate MOSFET model comprising quantum-mechanical and nonstatic effects
    Baccarani, G
    Reggiani, S
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 1999, 46 (08) : 1656 - 1666
  • [5] Davis E, 2004, VOICES, V30, P2
  • [6] Design impact of positive temperature dependence on drain current in sub-1-V CMOS VLSIs
    Kanda, K
    Nose, K
    Kawaguchi, H
    Sakurai, T
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (10) : 1559 - 1564
  • [7] Mahajan R., 2002, Intel Technology Journal
  • [8] MATHUR SR, 2000, ADV NUMERICAL HEAT T, V2, P37
  • [9] Gate leakage reduction for scaled devices using transistor stacking
    Mukhopadhyay, S
    Neau, C
    Cakici, RT
    Agarwal, A
    Kim, CH
    Roy, K
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2003, 11 (04) : 716 - 730
  • [10] Modeling and analysis of leakage currents in double-gate technologies
    Mukhopadhyay, Saibal
    Kim, Keunwoo
    Chuang, Ching Te
    Roy, Kaushik
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2006, 25 (10) : 2052 - 2061