Well-behaved global on-chip interconnect

被引:4
|
作者
Caputa, P [1 ]
Svensson, C [1 ]
机构
[1] Linkoping Univ, Dept Elect Engn, S-58183 Linkoping, Sweden
关键词
interconnect; global interconnect; interconnect delay; on-chip bus; upper-level metal;
D O I
10.1109/TCSI.2004.840483
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Global interconnects have been identified as a serious limitation to chip scaling, due to their latency and power consumption. We demonstrate a scheme to overcome these limitations, based on the utilization of upper-level metals, combined with structured communication architecture. Microwave style transmission lines in upper-level metals allow close-to-velocity-of-light delays if properly dimensioned. As an example, we demonstrate a 480-mum-wide and 20-mm-long bus with a capacity,of 320 Gb/s in a nearly standard 0.18-mum process. The process differs from a standard process only through a somewhat thicker outer, metal layer. We further illustrate how "self pre-emphasis" at the launch of a data pulse can be used to double the maximum available data rate over a wire. The proposed techniques are scalable, given that higher level metals are properly dimensioned in future processes.
引用
收藏
页码:318 / 323
页数:6
相关论文
共 50 条
  • [31] Novel Subthreshold Modelling of Advanced On-Chip Graphene Interconnect Using Numerical Method Analysis
    Patel, Nikita R.
    Agrawal, Yash
    Parekh, Rutu
    IETE JOURNAL OF RESEARCH, 2021, 67 (01) : 98 - 107
  • [32] Optimal positions of twists in global on-chip differential interconnects
    Mensink, Eisse
    Schinkel, Daniel
    Klumperink, Eric A. M.
    van Tuijl, Ed
    Nauta, Bram
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2007, 15 (04) : 438 - 446
  • [33] Driver pre-emphasis techniques for on-chip global buses
    Zhang, L
    Wilson, J
    Bashirullah, R
    Luo, L
    Xu, J
    Franzon, P
    ISLPED '05: PROCEEDINGS OF THE 2005 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2005, : 186 - 191
  • [34] Chip-to-chip interconnect integration technologies
    Zia, Muneeb
    Zhang, Chaoqi
    Yang, Hyun Suk
    Zheng, Li
    Bakir, Muhannad
    IEICE ELECTRONICS EXPRESS, 2016, 13 (06):
  • [35] On-chip interconnect-aware design and modeling methodology, based on high bandwidth transmission line devices
    Goren, D
    Zelikson, M
    Gordin, R
    Wagner, IA
    Barger, A
    Amir, A
    Livshitz, B
    Sherman, A
    Tretiakov, Y
    Groves, R
    Park, J
    Jordan, D
    Strang, S
    Singh, R
    Dickey, C
    Harame, D
    40TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2003, 2003, : 724 - 727
  • [36] Development of a Non-Invasive On-Chip Interconnect Health Sensing Method Based on Bit Error Rates
    Shin, Insun
    Koo, Kyoungmin
    Kwon, Daeil
    SENSORS, 2018, 18 (10)
  • [37] Interconnect Area, Delay and Area-Delay Optimization for Multi-level Signaling On-Chip Bus
    Ching, Mai Y.
    Boon, Ang T.
    Yeong, Chin K.
    Rokhani, Fakhrul Z.
    PROCEEDINGS OF THE 2010 IEEE ASIA PACIFIC CONFERENCE ON CIRCUIT AND SYSTEM (APCCAS), 2010, : 1143 - 1146
  • [38] Current-Mode Simultaneous Bidirectional Transceiver for On-Chip Global Interconnects
    Wary, Nijwm
    Mandal, Pradip
    PROCEEDINGS OF THE SIXTH ASIA SYMPOSIUM ON QUALITY ELECTRONIC DESIGN ASQED 2015, 2015, : 19 - 24
  • [39] Performance limitation of on-chip global interconnects for high-speed signaling
    Tsuchiya, A
    Hashimoto, M
    Onodera, H
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2005, E88A (04) : 885 - 891
  • [40] Interconnect scaling scenario using a chip level interconnect model
    Yamashita, K
    Odanaka, S
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2000, 47 (01) : 90 - 96