Well-behaved global on-chip interconnect

被引:4
|
作者
Caputa, P [1 ]
Svensson, C [1 ]
机构
[1] Linkoping Univ, Dept Elect Engn, S-58183 Linkoping, Sweden
关键词
interconnect; global interconnect; interconnect delay; on-chip bus; upper-level metal;
D O I
10.1109/TCSI.2004.840483
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Global interconnects have been identified as a serious limitation to chip scaling, due to their latency and power consumption. We demonstrate a scheme to overcome these limitations, based on the utilization of upper-level metals, combined with structured communication architecture. Microwave style transmission lines in upper-level metals allow close-to-velocity-of-light delays if properly dimensioned. As an example, we demonstrate a 480-mum-wide and 20-mm-long bus with a capacity,of 320 Gb/s in a nearly standard 0.18-mum process. The process differs from a standard process only through a somewhat thicker outer, metal layer. We further illustrate how "self pre-emphasis" at the launch of a data pulse can be used to double the maximum available data rate over a wire. The proposed techniques are scalable, given that higher level metals are properly dimensioned in future processes.
引用
收藏
页码:318 / 323
页数:6
相关论文
共 50 条
  • [1] Design Optimization for AC Coupled On-chip Global Interconnect
    Liang, Lianfei
    Wang, Qin
    He, Weifeng
    Zeng, Xiaoyang
    2016 13TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2016, : 1521 - 1523
  • [2] Design optimization for capacitive-resistively driven on-chip global interconnect
    Jiang, Jianfei
    He, Weifeng
    Wei, Jizeng
    Wang, Qin
    Mao, Zhigang
    IEICE ELECTRONICS EXPRESS, 2015, 12 (08): : 1 - 12
  • [3] On-chip interconnect modeling by wire duplication
    Zhong, G
    Koh, CK
    Roy, K
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2003, 22 (11) : 1521 - 1532
  • [4] A Pre-emphasis Circuit Design for High Speed On-Chip Global Interconnect
    Jiang, Jian-Fei
    Sheng, Wei-Guang
    Mao, Zhi-gang
    He, Wei-feng
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012,
  • [5] Scaling Optical Communication for On-Chip Interconnect
    Binggeli, Mat
    Li, Feng
    2018 19TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2018, : 1178 - 1183
  • [6] On-chip transmission line interconnect for SiCMOS LSI
    Masu, K
    Okada, K
    Ito, H
    2006 TOPICAL MEETING ON SILICON MONOLITHIC INTEGRATED CIRCUITS IN RF SYSTEMS, DIGEST OF PAPERS, 2006, : 353 - +
  • [7] Design Methodology of High Performance On-Chip Global Interconnect Using Terminated Transmission-Line
    Zhang, Yulei
    Zhang, Ling
    Deutsch, Alina
    Katopis, George A.
    Dreps, Daniel M.
    Buckwalter, James F.
    Kuh, Ernest S.
    Cheng, Chung-Kuan
    ISQED 2009: PROCEEDINGS 10TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, VOLS 1 AND 2, 2009, : 451 - +
  • [8] Self-timed regenerators for high-speed and low-power on-chip global interconnect
    Singh, Prashant
    Seo, Jae-Sun
    Blaauw, David
    Sylvester, Dennis
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2008, 16 (06) : 673 - 677
  • [9] Bilayer Graphene/Copper Hybrid On-Chip Interconnect: A Reliability Study
    Yu, Tianhua
    Lee, Eun-Kyu
    Briggs, Benjamin
    Nagabhirava, Bhaskar
    Yu, Bin
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2011, 10 (04) : 710 - 714
  • [10] The Impact of Variability on the Reliability of Long on-chip Interconnect in the Presence of Crosstalk
    Halak, Basel
    Shedabale, Santosh
    Ramakrishnan, Hiran
    Yakovlev, Alex
    Russell, Gordon
    SLIP '08: PROCEEDINGS OF THE 2008 ACM INTERNATIONAL WORKSHOP ON SYSTEM LEVEL INTERCONNECT PREDICTION, 2008, : 65 - 72