Packet scheduling in proteo network-on-chip

被引:0
作者
Tortos, DAS [1 ]
Nurmi, J [1 ]
机构
[1] Tampere Univ Technol, Inst Digital & Comp Sci, FIN-33101 Tampere, Finland
来源
Proceedings of the IASTED International Conference on Parallel and Distributed Computing and Networks | 2004年
关键词
network-on-chip; packet scheduling; network simulation;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
This paper presents three different packet scheduling algorithms specially suited for intra-chip packet-switching networks, called Networks-on-Chip (NoC), because of their simplicity. Their relative performance is evaluated in terms of total bandwidth, delay, delay jitter and fairness in the distribution of network resources. The system used for simulation is a particular instance of our NoC proposal, called Proteo, which is briefly introduced. The simulation environment is based on VHDL and Python. A brief study on the effects of local variation of scheduling parameters is included. It is shown that it is possible to control bandwidth and delay in this way.
引用
收藏
页码:116 / 121
页数:6
相关论文
共 50 条
  • [31] A Hardware/Software Cosimulator for Network-on-Chip
    Kurimoto, Yosuke
    Fukutsuka, Yusuke
    Taniguchi, Ittetsu
    Tomiyama, Hiroyuki
    2013 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2013, : 172 - 175
  • [32] Dynamic Power Management of Network-on-Chip
    Gigli, Stefano
    Montesi, Luca Casagrande
    Primavera, Andrea
    Conti, Massimo
    VLSI CIRCUITS AND SYSTEMS IV, 2009, 7363
  • [33] RELAX: A REconfigurabLe ApproXimate Network-on-Chip
    Fenster, Richard
    Le Beux, Sebastien
    2021 IEEE 14TH INTERNATIONAL SYMPOSIUM ON EMBEDDED MULTICORE/MANY-CORE SYSTEMS-ON-CHIP (MCSOC 2021), 2021, : 381 - 387
  • [34] A Dynamic Priority Arbiter for Network-on-Chip
    Wang, Jian
    Li, Yubai
    Peng, Qicong
    Tan, Taiqiu
    2009 IEEE INTERNATIONAL SYMPOSIUM ON INDUSTRIAL EMBEDDED SYSTEMS, 2009, : 253 - 256
  • [35] BIST method of SRAM for network-on-chip
    Xu Chuanpei
    Tao Yi
    Wan Chunting
    PROCEEDINGS OF 2015 IEEE 12TH INTERNATIONAL CONFERENCE ON ELECTRONIC MEASUREMENT & INSTRUMENTS (ICEMI), VOL. 1, 2015, : 558 - 562
  • [36] Virtualization of Hardware Accelerators in a Network-on-Chip
    Wulf, Cornelia
    Haase, Julian
    Nickel, Matthias
    Goehringer, Diana
    2023 26TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN, DSD 2023, 2023, : 726 - 733
  • [37] Flexible router architecture for network-on-chip
    Sayed, Mostafa S.
    Shalaby, Ahmed
    El-Sayed, Mohamed
    Goulart, Victor
    COMPUTERS & MATHEMATICS WITH APPLICATIONS, 2012, 64 (05) : 1301 - 1310
  • [38] Dynamic Task Mapping and Scheduling with Temperature-Awareness on Network-on-Chip based Multicore Systems
    Paul, Suraj
    Chatterjee, Navonil
    Ghosal, Prasun
    JOURNAL OF SYSTEMS ARCHITECTURE, 2019, 98 : 271 - 288
  • [39] Contention-Aware Task and Communication Co-Scheduling for Network-on-Chip based Multiprocessor System-on-Chip
    Yang, Lei
    Liu, Weichen
    Jiang, Weiwen
    Yi, Juan
    Liu, Duo
    Zhuge, Qingfeng
    2014 IEEE 20TH INTERNATIONAL CONFERENCE ON EMBEDDED AND REAL-TIME COMPUTING SYSTEMS AND APPLICATIONS (RTCSA), 2014,
  • [40] Dynamic task allocation and scheduling with contention-awareness for Network-on-Chip based multicore systems
    Paul, Suraj
    Chatterjee, Navonil
    Ghosal, Prasun
    JOURNAL OF SYSTEMS ARCHITECTURE, 2021, 115