Packet scheduling in proteo network-on-chip

被引:0
|
作者
Tortos, DAS [1 ]
Nurmi, J [1 ]
机构
[1] Tampere Univ Technol, Inst Digital & Comp Sci, FIN-33101 Tampere, Finland
来源
Proceedings of the IASTED International Conference on Parallel and Distributed Computing and Networks | 2004年
关键词
network-on-chip; packet scheduling; network simulation;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
This paper presents three different packet scheduling algorithms specially suited for intra-chip packet-switching networks, called Networks-on-Chip (NoC), because of their simplicity. Their relative performance is evaluated in terms of total bandwidth, delay, delay jitter and fairness in the distribution of network resources. The system used for simulation is a particular instance of our NoC proposal, called Proteo, which is briefly introduced. The simulation environment is based on VHDL and Python. A brief study on the effects of local variation of scheduling parameters is included. It is shown that it is possible to control bandwidth and delay in this way.
引用
收藏
页码:116 / 121
页数:6
相关论文
共 50 条
  • [1] Packet switching optical network-on-chip architectures
    Zhang, Lei
    Regentova, Emma E.
    Tan, Xianfang
    COMPUTERS & ELECTRICAL ENGINEERING, 2013, 39 (02) : 697 - 714
  • [2] FAIR RATE PACKET ARBITRATION IN NETWORK-ON-CHIP
    Guderian, Falko
    Fischer, Erik
    Winter, Markus
    Fettweis, Gerhard
    2011 IEEE INTERNATIONAL SOC CONFERENCE (SOCC), 2011, : 278 - 283
  • [3] AERGIA: A NETWORK-ON-CHIP EXPLOITING PACKET LATENCY SLACK
    Das, Reetuparna
    Mutlu, Onur
    Moscibroda, Thomas
    Das, Chita R.
    IEEE MICRO, 2011, 31 (01) : 29 - 41
  • [4] A dynamically reconfigurable packet-switched network-on-chip
    Pionteck, Thilo
    Albrecht, Carsten
    Koch, Roman
    2006 DESIGN AUTOMATION AND TEST IN EUROPE, VOLS 1-3, PROCEEDINGS, 2006, : 134 - +
  • [5] Adaptive Packet Relocator in Wireless Network-on-Chip (WiNoC)
    Rusli, Mohd Shahrizal
    Lit, Asrani
    Marsono, Muhammad Nadzir
    Palesi, Maurizio
    MODELING, DESIGN AND SIMULATION OF SYSTEMS, ASIASIM 2017, PT II, 2017, 752 : 719 - 735
  • [6] Test scheduling for network-on-chip with BIST and precedence constraints
    Liu, C
    Cota, É
    Sharif, H
    Pradhan, DK
    INTERNATIONAL TEST CONFERENCE 2004, PROCEEDINGS, 2004, : 1369 - 1378
  • [7] Network-on-Chip Packet Prioritisation based on Instantaneous Slack Awareness
    Sudev, Bharath
    Indrusiak, Leandro Soares
    Harbin, James
    PROCEEDINGS 2015 IEEE INTERNATIONAL CONFERENCE ON INDUSTRIAL INFORMATICS (INDIN), 2015, : 227 - 232
  • [8] Packet triggered prediction based task migration for network-on-chip
    Chen, Tianzhou
    Fu, Weiwei
    Xie, Bin
    Wang, Chao
    MICROPROCESSORS AND MICROSYSTEMS, 2014, 38 (04) : 316 - 324
  • [9] A TDM test scheduling method for network-on-chip systems
    Nolen, John Mark
    Mahapatra, Rabi
    MTV 2005: SIXTH INTERNATIONAL WORKSHOP ON MICROPRESSOR TEST AND VERIFICATION: COMMON CHALLENGES AND SOLUTIONS, PROCEEDINGS, 2006, : 90 - +
  • [10] FSNoC: Safe Network-on-Chip Design with Packet Level Lock Stepping
    Xu, Zheng
    Abraham, Jacob
    2019 ACM/IEEE INTERNATIONAL WORKSHOP ON SYSTEM LEVEL INTERCONNECT PREDICTION (SLIP), 2019,