Fringe-induced barrier lowering (FIBL) included threshold voltage model for double-gate MOSFETs

被引:22
作者
Chen, Q [1 ]
Wang, LH [1 ]
Meindl, JD [1 ]
机构
[1] Georgia Inst Technol, Microelect Res Ctr, Atlanta, GA 30332 USA
基金
美国国家科学基金会;
关键词
double-gate MOSFET; threshold voltage; scaling limit; fringe-induced barrier lowering (FIBL); high-k;
D O I
10.1016/j.sse.2004.08.008
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A physical, compact, short-channel threshold voltage model for undoped double-gate MOSFETs has been extended through a phenomenological approach to include the fringe-induced barrier lowering (FIBL) effect associated with high-permittivity (high-k) gate dielectrics. The resulting analytical model closely describes published numerical simulations over a wide range of device/material parameters. Exploiting the new device model, a concerted analysis combining FIBL-enhanced short-channel effects and gate direct tunneling current is performed on candidate high-k gate dielectrics to assess their overall impact on DG MOSFET scaling. It is projected that high-k gate dielectrics may extend DG MOSFET scaling beyond that with SiO2 by 10-20% for a 2-3x smaller equivalent oxide thickness of high-k dielectrics than that of SiO2. (C) 2004 Elsevier Ltd. All rights reserved.
引用
收藏
页码:271 / 274
页数:4
相关论文
共 17 条
[1]   A circuit-level perspective of the optimum gate oxide thickness [J].
Bowman, KA ;
Wang, LH ;
Tang, XH ;
Meindl, JD .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2001, 48 (08) :1800-1810
[2]  
CHEN Q, 2003, IEEE T EDUC, P50
[3]   Analysis of the design space available for high-k gate dielectrics in nanoscale MOSFETs [J].
Frank, DJ ;
Wong, HSP .
SUPERLATTICES AND MICROSTRUCTURES, 2000, 28 (5-6) :485-491
[4]  
Gusev E.P., 2001, IEDM Tech. Dig, P451, DOI [DOI 10.1109/IEDM.2001.979537, 10.1109/IEDM.2001.979537]
[5]   Specific structural factors influencing on reliability of CVD-HfO2 [J].
Harada, Y ;
Niwa, M ;
Lee, SJ ;
Kwong, DL .
2002 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2002, :26-27
[6]  
HERGENROTHER JM, 2001, IEDM, P51
[7]  
LEE JH, 2002, S VLSI TECH DIG
[8]   Threshold voltage model for MOSFETs with high-K gate dielectrics [J].
Liu, XY ;
Kang, JF ;
Sun, L ;
Han, RQ ;
Wang, YY .
IEEE ELECTRON DEVICE LETTERS, 2002, 23 (05) :270-272
[9]  
ONISHI K, 2002, S VLSI TECH DIG
[10]   Vertically scaled MOSFET gate stacks and junctions:: How far are we likely to go? [J].
Osburn, CM ;
Kim, I ;
Han, SK ;
De, I ;
Yee, KF ;
Gannavaram, S ;
Lee, SJ ;
Lee, CH ;
Luo, ZJ ;
Zhu, W ;
Hauser, JR ;
Kwong, DL ;
Lucovsky, G ;
Ma, TP ;
Öztürk, MC .
IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 2002, 46 (2-3) :299-315