An FPGA-Based Linear All-Digital Phase-Locked Loop

被引:45
|
作者
Kumm, Martin [1 ]
Klingbeil, Harald [2 ]
Zipf, Peter [1 ]
机构
[1] Univ Kassel, D-34121 Kassel, Germany
[2] GSI Darmstadt, D-64291 Darmstadt, Germany
关键词
All-digital phase-locked loop (ADPLL); direct digital synthesizer (DDS); field-programmable gate array (FPGA); PLL; DESIGN;
D O I
10.1109/TCSI.2010.2046237
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, an all-digital phase-locked loop (ADPLL) is presented, and it is implemented on a field-programmable gate array. All components like the phase detector (PD), oscillator, and loop filter are realized as digital discrete-time components fed from analog-to-digital converters. The phase detection is realized by generating first an analytic signal using a compact implementation of the Hilbert transform and then computing the instantaneous phase with the CORDIC algorithm. A phase-unwrap component was realized, which extends the linear range of the PD, so that the linear model is valid in the full frequency range. This property leads to a constant lock-in time for arbitrary frequency changes. An analytic solution for the lock-in frequency range and the stability range including processing delays is given. All relations to design an ADPLL of the presented structure are derived. A detailed example application of an ADPLL designed as an offset local oscillator is given.
引用
收藏
页码:2487 / 2497
页数:11
相关论文
共 50 条
  • [41] A Low-Jitter All-Digital Phase-Locked Loop Using a Suppressive Digital Loop Filter
    Hsu, Hsuan-Jung
    Huang, Shi-Yu
    2009 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PROGRAM, 2009, : 158 - 161
  • [42] Algorithms Based on All-Digital Phase-Locked Loop for Fast-locking and spur Free
    Xu, Wei
    Li, Wei
    PROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2015,
  • [43] A Fast-Locking All-Digital Phase-Locked Loop With Dynamic Loop Bandwidth Adjustment
    Lin, Jung-Mao
    Yang, Ching-Yuan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2015, 62 (10) : 2411 - 2422
  • [44] FPGA-based all digital phase-locked loop controlled induction heating power supply operating at optimized ZVS mode
    Li, Heming
    Li, Yabin
    Peng, Yonglong
    TENCON 2006 - 2006 IEEE REGION 10 CONFERENCE, VOLS 1-4, 2006, : 1870 - +
  • [45] Quantization effects in all-digital phase-locked loops
    Madoglio, Paolo
    Zanuso, Marco
    Levantino, Salvatore
    Samori, Carlo
    Lacaita, Andrea L.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2007, 54 (12) : 1120 - 1124
  • [46] Design of a digital FM demodulator based on a 2nd-order all-digital phase-locked loop
    Juan Pablo Martinez Brito
    Sergio Bampi
    Analog Integrated Circuits and Signal Processing, 2008, 57 : 97 - 105
  • [47] Design of a digital FM demodulator based on a 2nd-order all-digital phase-locked loop
    Martinez Brito, Juan Pablo
    Bampi, Sergio
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2008, 57 (1-2) : 97 - 105
  • [48] Design procedure for all-digital phase-locked loops based on a charge-pump phase-locked-loop analogy
    Kratyuk, Volodymyr
    Hanumolu, Pavan Kumar
    Moon, Un-Ku
    Mayaram, Kartikeya
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2007, 54 (03) : 247 - 251
  • [49] The design of an all-digital phase-locked loop with small DCO hardware and fast phase lock
    Chiang, JS
    Chen, KY
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 1999, 46 (07) : 945 - 950
  • [50] A Phase-Interpolator-Based Fractional Counter for All-Digital Fractional-N Phase-Locked Loop
    Choi, Young-Ho
    Kim, Byungsub
    Sim, Jae-Yoon
    Park, Hong-June
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2017, 64 (03) : 249 - 253