An FPGA-Based Linear All-Digital Phase-Locked Loop

被引:45
作者
Kumm, Martin [1 ]
Klingbeil, Harald [2 ]
Zipf, Peter [1 ]
机构
[1] Univ Kassel, D-34121 Kassel, Germany
[2] GSI Darmstadt, D-64291 Darmstadt, Germany
关键词
All-digital phase-locked loop (ADPLL); direct digital synthesizer (DDS); field-programmable gate array (FPGA); PLL; DESIGN;
D O I
10.1109/TCSI.2010.2046237
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, an all-digital phase-locked loop (ADPLL) is presented, and it is implemented on a field-programmable gate array. All components like the phase detector (PD), oscillator, and loop filter are realized as digital discrete-time components fed from analog-to-digital converters. The phase detection is realized by generating first an analytic signal using a compact implementation of the Hilbert transform and then computing the instantaneous phase with the CORDIC algorithm. A phase-unwrap component was realized, which extends the linear range of the PD, so that the linear model is valid in the full frequency range. This property leads to a constant lock-in time for arbitrary frequency changes. An analytic solution for the lock-in frequency range and the stability range including processing delays is given. All relations to design an ADPLL of the presented structure are derived. A detailed example application of an ADPLL designed as an offset local oscillator is given.
引用
收藏
页码:2487 / 2497
页数:11
相关论文
共 29 条
  • [21] Nicholas H. T. III, 1987, Proceedings of the 41st Annual Frequency Symposium 1987 (Cat. No.87CH2427-3), P495
  • [22] Oppenheim AV., 1975, DIGITAL SIGNAL PROCE
  • [23] Stensby J, 2004, SOUTHEAST SYMP SYSTE, P75
  • [24] Tsai GR, 2004, PROCEEDINGS OF THE 2004 IEEE ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, VOL 1 AND 2, P261
  • [25] UNBEHAUEN H, 2005, REGELUNGSTECHNIK 1
  • [26] Volder J. E., 1959, IRETrans. Electron. Comput., VEC-8, P330, DOI DOI 10.1109/TEC.1959.5222693
  • [27] Vuori J, 1996, ISCAS 96: 1996 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - CIRCUITS AND SYSTEMS CONNECTING THE WORLD, VOL 4, P164, DOI 10.1109/ISCAS.1996.541925
  • [28] Parameter Derivation of Type-2 Discrete-Time Phase-Locked Loops Containing Feedback Delays
    Wilson, Joey
    Nelson, Andrew
    Farhang-Boroujeny, Behrouz
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2009, 56 (12) : 886 - 890
  • [29] Wu CT, 2006, IEEE INT SYMP CIRC S, P4082