An FPGA-Based Linear All-Digital Phase-Locked Loop

被引:45
|
作者
Kumm, Martin [1 ]
Klingbeil, Harald [2 ]
Zipf, Peter [1 ]
机构
[1] Univ Kassel, D-34121 Kassel, Germany
[2] GSI Darmstadt, D-64291 Darmstadt, Germany
关键词
All-digital phase-locked loop (ADPLL); direct digital synthesizer (DDS); field-programmable gate array (FPGA); PLL; DESIGN;
D O I
10.1109/TCSI.2010.2046237
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, an all-digital phase-locked loop (ADPLL) is presented, and it is implemented on a field-programmable gate array. All components like the phase detector (PD), oscillator, and loop filter are realized as digital discrete-time components fed from analog-to-digital converters. The phase detection is realized by generating first an analytic signal using a compact implementation of the Hilbert transform and then computing the instantaneous phase with the CORDIC algorithm. A phase-unwrap component was realized, which extends the linear range of the PD, so that the linear model is valid in the full frequency range. This property leads to a constant lock-in time for arbitrary frequency changes. An analytic solution for the lock-in frequency range and the stability range including processing delays is given. All relations to design an ADPLL of the presented structure are derived. A detailed example application of an ADPLL designed as an offset local oscillator is given.
引用
收藏
页码:2487 / 2497
页数:11
相关论文
共 50 条
  • [1] An all-digital phase-locked loop demodulator based on FPGA
    Gong, X. F.
    Cui, Z. D.
    2017 3RD INTERNATIONAL CONFERENCE ON APPLIED MATERIALS AND MANUFACTURING TECHNOLOGY (ICAMMT 2017), 2017, 242
  • [2] Design and Emulation of All-Digital Phase-Locked Loop on FPGA
    Radhapuram, Saichandrateja
    Yoshihara, Takuya
    Matsuoka, Toshimasa
    ELECTRONICS, 2019, 8 (11)
  • [3] FPGA-Based Induction heating with Variable Modulus Control All-Digital Phase-Locked Loop Research
    You, Bo
    Wang, Jie
    Li, Songyang
    PROCEEDINGS OF 2013 2ND INTERNATIONAL CONFERENCE ON MEASUREMENT, INFORMATION AND CONTROL (ICMIC 2013), VOLS 1 & 2, 2013, : 1099 - 1102
  • [4] WIDEBAND ALL-DIGITAL PHASE-LOCKED LOOP
    YAMAMOTO, H
    MORI, S
    ELECTRONICS & COMMUNICATIONS IN JAPAN, 1975, 58 (03): : 27 - 34
  • [5] Design and Implementation of FPGA based Linear All Digital Phase-Locked Loop
    Das, Abhishek
    Dash, Suraj
    Sahoo, A. K.
    Babu, B. Chitti
    2012 ANNUAL IEEE INDIA CONFERENCE (INDICON), 2012, : 280 - 285
  • [6] Design and Implementation of FPGA based linear All Digital Phase-Locked Loop
    Patil, Anupama
    Saini, Ritu
    2014 INTERNATIONAL CONFERENCE ON GREEN COMPUTING COMMUNICATION AND ELECTRICAL ENGINEERING (ICGCCEE), 2014,
  • [7] BINARY QUANTIZED ALL-DIGITAL PHASE-LOCKED LOOP
    YUKAWA, J
    MORI, S
    ELECTRONICS & COMMUNICATIONS IN JAPAN, 1973, 56 (12): : 21 - 28
  • [8] Phase-domain all-digital phase-locked loop
    Staszewski, RB
    Balsara, PT
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2005, 52 (03) : 159 - 163
  • [9] Direct Digital Synthesis-Based All-Digital Phase-Locked Loop
    Vezant, Benoit
    Mansuy, Cedric
    Bui, Hung Tien
    Boyer, Francois-Raymond
    2009 JOINT IEEE NORTH-EAST WORKSHOP ON CIRCUITS AND SYSTEMS AND TAISA CONFERENCE, 2009, : 49 - +
  • [10] A New All-Digital Phase-Locked Loop Based on Single CPLD
    Shen, Weicong
    Zhang, Fan
    PROCEEDINGS OF 2016 8TH IEEE INTERNATIONAL CONFERENCE ON COMMUNICATION SOFTWARE AND NETWORKS (ICCSN 2016), 2016, : 307 - 310