An FPGA-Based Linear All-Digital Phase-Locked Loop

被引:45
作者
Kumm, Martin [1 ]
Klingbeil, Harald [2 ]
Zipf, Peter [1 ]
机构
[1] Univ Kassel, D-34121 Kassel, Germany
[2] GSI Darmstadt, D-64291 Darmstadt, Germany
关键词
All-digital phase-locked loop (ADPLL); direct digital synthesizer (DDS); field-programmable gate array (FPGA); PLL; DESIGN;
D O I
10.1109/TCSI.2010.2046237
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, an all-digital phase-locked loop (ADPLL) is presented, and it is implemented on a field-programmable gate array. All components like the phase detector (PD), oscillator, and loop filter are realized as digital discrete-time components fed from analog-to-digital converters. The phase detection is realized by generating first an analytic signal using a compact implementation of the Hilbert transform and then computing the instantaneous phase with the CORDIC algorithm. A phase-unwrap component was realized, which extends the linear range of the PD, so that the linear model is valid in the full frequency range. This property leads to a constant lock-in time for arbitrary frequency changes. An analytic solution for the lock-in frequency range and the stability range including processing delays is given. All relations to design an ADPLL of the presented structure are derived. A detailed example application of an ADPLL designed as an offset local oscillator is given.
引用
收藏
页码:2487 / 2497
页数:11
相关论文
共 29 条
  • [1] Ahmed AI, 2007, CAN CON EL COMP EN, P1243
  • [2] [Anonymous], 1996, Hilbert transforms in signal processing
  • [3] BRONSTEIN KIN, 2004, HDB MATH
  • [4] A Low-Power 2.4-GHz CMOS GFSK Transceiver With a Digital Demodulator Using Time-to-Digital Conversion
    Chen, Chia-Pei
    Yang, Ming-Jen
    Huang, Hsun-Hsiu
    Chiang, Tung-Ying
    Chen, Jheng-Liang
    Chen, Ming-Chieh
    Wen, Kuei-Ann
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2009, 56 (12) : 2738 - 2748
  • [5] An Interpolating Digitally Controlled Oscillator for a Wide-Range All-Digital PLL
    Choi, Kwang-Hee
    Shin, Jung-Bum
    Sim, Jae-Yoon
    Park, Hong-June
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2009, 56 (09) : 2055 - 2063
  • [6] Gardner FM, 2005, PHASELOCK TECHNIQUES, 3RD EDITION, P1, DOI 10.1002/0471732699
  • [7] GUNTORO A, 2006, STATUS REPORT RECONF
  • [8] Design of ADPLL for both large lock-in range and good tracking performance
    Kim, NG
    Ha, IJ
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1999, 46 (09): : 1192 - 1204
  • [9] A fast DSP-based phase-detector for closed-loop RF control in synchrotrons
    Klingbeil, H
    [J]. IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2005, 54 (03) : 1209 - 1213
  • [10] A digital beam-phase control system for heavy-ion synchrotrons
    Klingbeil, Harald
    Zipfel, Bernhard
    Kumm, Martin
    Moritz, Peter
    [J]. IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2007, 54 (06) : 2604 - 2610