An Improved Drain-source Capacitance Characterization Method for SiC MOSFET Switching Performance Prediction

被引:0
作者
Li, Huaqing [1 ]
Yang, Chengzi [1 ]
Zhu, Mengyu [1 ]
Feng, Shuting [1 ]
Mu, Wei [1 ]
Kong, Hang [1 ]
Wu, Shijie [1 ]
Wang, Laili [1 ]
机构
[1] Xi An Jiao Tong Univ, Power Elect & Renewable Energy Res Ctr, Xian, Peoples R China
来源
2021 IEEE 12TH ENERGY CONVERSION CONGRESS AND EXPOSITION - ASIA (ECCE ASIA) | 2021年
关键词
SiC MOSFET; drain-source capacitance; characterization; dynamic switching transient; miller plateau;
D O I
10.1109/ECCE-Asia49820.2021.9479459
中图分类号
X [环境科学、安全科学];
学科分类号
08 ; 0830 ;
摘要
Accurate nonlinear parasitic capacitance characterization of silicon carbide (SiC) metal-oxide-semiconductor field-effect transistor (MOSFETs) is essential for device behavior modeling, circuit switching loss optimization and power electronic equipment design. This paper presents an improved characterization method of drain-source capacitance Cds for SiC MOSFET, which combines parasitic capacitance extraction in dynamic switching process and static segmented capacitance characterization. Firstly, an extraction method of parasitic capacitance during dynamic switching transient based on miller plateau is described and it can reflect the real value of Cds in actual electrical conditions, which is essential to the precise modeling and predicting of SiC MOSFET switching performance. Secondly, a segmented characterization method of Cds is proposed to deal with the challenging obstacles on the modeling of nonlinear capacitance outside miller plateau area during switching process. And then, an accurate capacitance modeling method is set up based on these two methods. Finally, the proposed method is verified by establishing a Spice model of SiC MOSFET, and a double pulse test (DPT) experimental platform is built to compare with the simulation results. The comparison results show that the simulation waveform of this proposed method fits better with the experiment one than the previous method, which indicates the high performance of the proposed method.
引用
收藏
页码:331 / 335
页数:5
相关论文
共 7 条
  • [1] The Impact of Nonlinear Junction Capacitance on Switching Transient and Its Modeling for SiC MOSFET
    Chen, Kainan
    Zhao, Zhengming
    Yuan, Liqiang
    Lu, Ting
    He, Fanbo
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2015, 62 (02) : 333 - 338
  • [2] Determination of Transient Transistor Capacitances of High Voltage MOSFETs from Dynamic Measurements
    Hoech, Vera
    Petzoldt, Juergen
    Jacobs, Heiner
    Schloegl, Andreas
    Deboy, Gerald
    [J]. 2009 21ST INTERNATIONAL SYMPOSIUM ON POWER SEMICONDUCTOR DEVICES & ICS, 2009, : 148 - +
  • [3] Temperature-Dependent Characterization, Modeling, and Switching Speed-Limitation Analysis of Third-Generation 10-kV SiC MOSFET
    Ji, Shiqi
    Zheng, Sheng
    Wang, Fei
    Tolbert, Leon M.
    [J]. IEEE TRANSACTIONS ON POWER ELECTRONICS, 2018, 33 (05) : 4317 - 4327
  • [4] A Non-Segmented PSpice Model of SiC MOSFET With Temperature-Dependent Parameters
    Li, Hong
    Zhao, Xingran
    Sun, Kai
    Zhao, Zhengming
    Cao, Guoen
    Zheng, Trillion Q.
    [J]. IEEE TRANSACTIONS ON POWER ELECTRONICS, 2019, 34 (05) : 4603 - 4612
  • [5] Multiprobe Measurement Method for Voltage-Dependent Capacitances of Power Semiconductor Devices in High Voltage
    Li, Ke
    Videt, Arnaud
    Idir, Nadir
    [J]. IEEE TRANSACTIONS ON POWER ELECTRONICS, 2013, 28 (11) : 5414 - 5422
  • [6] A Simplified Behavioral MOSFET Model Based on Parameters Extraction for Circuit Simulations
    Turzynski, Marek
    Kulesza, Wlodek J.
    [J]. IEEE TRANSACTIONS ON POWER ELECTRONICS, 2016, 31 (04) : 3096 - 3105
  • [7] Analysis and Design of a Low-Cost Well-Performance and Easy-to-Design Current Sensing Circuit Suitable for SiC MOSFETS
    Yang, Chengzi
    Pei, Yunqing
    Wang, Laili
    Yu, Longyang
    Zhao, Cheng
    Zhu, Mengyu
    Liu, Xingshuo
    [J]. IEEE TRANSACTIONS ON POWER ELECTRONICS, 2020, 35 (12) : 13356 - 13366