Trace Logic Locking: Improving the Parametric Space of Logic Locking

被引:11
|
作者
Zuzak, Michael [1 ]
Liu, Yuntao [1 ]
Srivastava, Ankur [1 ]
机构
[1] Univ Maryland, Dept Elect & Comp Engn, College Pk, MD 20742 USA
关键词
Intellectual property (IP) piracy; logic locking; reverse engineering; SAT attack; trace logic locking (TLL); SECURITY; PIRACY;
D O I
10.1109/TCAD.2020.3025135
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
To protect against an untrusted foundry, logic locking must 1) inject sufficient error to ensure critical application failures for any wrong key (error severity) and 2) resist any attack against it (attack resilient). We begin our work by deriving a fundamental tradeoff between these two goals which exists underlying all logic locking, regardless of construction. This relationship forces integrated circuit (IC) designers to sacrifice the error severity of logic locking to increase its attack resilience and vice versa. We proceed by exploring the consequences of this tradeoff through architectural simulations of ICs incorporating locking sweeping over the derived parametric space. We find that the efficacy of logic locking is severely limited by this tradeoff. In response, we propose trace logic locking (TLL), a novel enhancement of module level logic locking which enables existing art to secure arbitrary length sequences of input minterms, referred to as traces. Doing so injects an additional degree of freedom into the parametric space of locking, enabling locking techniques to overcome the limitations of our derived tradeoff. We both theoretically and empirically prove this by using TLL to enhance cutting edge locking. In ten large benchmarks, we show that TLL-enhanced logic locking provides exponentially stronger attack resilience than conventional locking with only modest additional overhead. Finally, we demonstrate the efficacy of TLL in a processor IC using architectural simulations. Despite prior art being unable to secure this IC, we find that TLL concurrently achieves strong error severity and attack resilience.
引用
收藏
页码:1531 / 1544
页数:14
相关论文
共 50 条
  • [21] Hardware Obfuscation and Logic Locking: A Tutorial Introduction
    Hoque, Tamzidul
    Chakraborty, Rajat Subhra
    Bhunia, Swarup
    IEEE DESIGN & TEST, 2020, 37 (03) : 59 - 77
  • [22] Emerging Attacks on Logic Locking in SFQ Circuits and Related Countermeasures
    Mustafa, Yerzhan
    Jabbari, Tahereh
    Kose, Selcuk
    IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2022, 32 (03)
  • [23] Logic Locking at the Frontiers of Machine Learning: A Survey on Developments and Opportunities
    Sisejkovic, Dominik
    Reimann, Lennart M.
    Moussavi, Elmira
    Merchant, Farhad
    Leupers, Rainer
    PROCEEDINGS OF THE 2021 IFIP/IEEE INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION (VLSI-SOC), 2021, : 7 - 12
  • [24] Learning Your Lock: Exploiting Structural Vulnerabilities in Logic Locking
    Chakraborty, Prabuddha
    Cruz, Jonathan
    Almawzan, Rasheed
    Mahfuz, Tanzim
    Bhunia, Swarup
    IEEE DESIGN & TEST, 2024, 41 (02) : 7 - 14
  • [25] Anti-SAT: Mitigating SAT Attack on Logic Locking
    Xie, Yang
    Srivastava, Ankur
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2019, 38 (02) : 199 - 207
  • [26] Towards a Formal Treatment of Logic Locking
    Beerel P.
    Georgiou M.
    Hamlin B.
    Malozemoff A.J.
    Nuzzo P.
    IACR Transactions on Cryptographic Hardware and Embedded Systems, 2022, 2022 (02): : 92 - 114
  • [27] Quantifying the Efficacy of Logic Locking Methods
    Sweeney, Joseph
    Garg, Deepali
    Pileggi, Lawrence
    PROCEEDINGS OF THE 37TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, VLSID 2024 AND 23RD INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS, ES 2024, 2024, : 541 - 546
  • [28] Logic Locking Induced Fault Attacks
    Brunner, Michaela
    Gruber, Michael
    Tempelmeier, Michael
    Sigl, Georg
    2020 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI 2020), 2020, : 114 - 119
  • [29] Revisiting Logic Locking for Reversible Computing
    Limaye, Nimisha
    Yasin, Muhammad
    Sinanoglu, Ozgur
    2019 IEEE EUROPEAN TEST SYMPOSIUM (ETS), 2019,
  • [30] Lockit: A Logic Locking Automation Software
    Kajtez, Nemanja
    Zhang, Yue
    Halak, Basel
    ELECTRONICS, 2021, 10 (22)