Accurate testing of analog-to-digital converters using low linearity signals with stimulus error identification and removal

被引:92
作者
Jin, L [1 ]
Kuyel, T
Chen, DG
Geiger, RL
机构
[1] Iowa State Univ, Dept Elect & Comp Engn, Ames, IA 50011 USA
[2] Texas Instruments Inc, Dallas, TX 75243 USA
关键词
analog-to-digital converters (ADCs); integral nonlinearity (INL); linearity test; stimulus error identification and removal (SEIR);
D O I
10.1109/TIM.2005.847240
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Linearity testing of analog-to-digital converters (ADCs) can be very challenging because it requires a signal generator substantially more linear than the ADC under test. This paper introduces the stimulus error identification and removal (SEIR) method for accurately testing ADC linearity using signal generators that may be significantly less linear than the device under test. In the SEIR approach, two imprecise nonlinear but functionally related excitations are applied to the ADC input to obtain two sets of ADC output data. The SEIR algorithm then uses the redundant information from the two sets of data to accurately identify the nonlinearity errors in the stimuli. The algorithm then removes the stimulus error from the ADC output data, allowing the ADC nonlinearity to be accurately measured. For a high resolution ADC, the total computation time of the SEIR algorithm is significantly less than the data acquisition time and therefore does not contribute to testing time. The new approach was experimentally validated on production test hardware with a commercial 16-bit successive approximation ADC. Integral nonlinearity test results that are well within the device specification of 2 least significant bits were obtained by using 7-bit linear input signals. This approach provides an enabling technology for cost-effective full-code testing of high precision ADCs in production test and for potential cost-effective chip-level implementation of a built-in self-test capability.
引用
收藏
页码:1188 / 1199
页数:12
相关论文
共 18 条
  • [11] KUYEL T, 1999, P INT TEST C, P747
  • [12] A 16-bit, 5MHz multi-bit sigma-delta ADC using adaptively Randomized DWA
    Park, YI
    Karthikeyan, S
    Koe, WM
    Jiang, ZN
    Tan, TC
    [J]. PROCEEDINGS OF THE IEEE 2003 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2003, : 115 - 118
  • [13] Parthasarathy KL, 2002, 2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, PROCEEDINGS, P376
  • [14] Parthasarathy KL, 2003, PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V, P537
  • [15] Parthasarathy KL, 2002, 2002 45TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, CONFERENCE PROCEEDINGS, P274
  • [16] Parthasarathy KL, 2001, PROCEEDINGS OF THE 44TH IEEE 2001 MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, P276, DOI 10.1109/MWSCAS.2001.986167
  • [17] PROVOST B, 1999, P INT TEST C, P541
  • [18] Wang J, 2000, PROCEEDINGS OF THE 43RD IEEE MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I-III, P908, DOI 10.1109/MWSCAS.2000.952901