A yield prediction model and cost of ownership for productivity enhancement beyond imec 5nm technology node

被引:2
|
作者
Tsai, Yi-Pei [1 ]
Chang, Yi-Han [1 ]
Wang, Jane [1 ]
Trivkovic, Darko [1 ]
Ronse, Kurt [1 ]
Kim, Ryoung-Han [1 ]
机构
[1] IMEC, Kapeldreef 75, Leuven, Belgium
来源
DTCO AND COMPUTATIONAL PATTERNING | 2022年 / 12052卷
关键词
Yield model; cost of ownership; productivity; turn-around-time (TAT); cycle time (CT); manufacturability;
D O I
10.1117/12.2617415
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
In semiconductor manufacturing, yield and cost are important factors to predict and improve the productivity of manufactures. A yield prediction model and the corresponding cost of the ownership with advanced technology nodes beyond imec 5nm are proposed in this paper. In this study, the compact die yield data and the cost will be compared between imec 8nm, 7nm and 5nm technology nodes. With technology nodes scaling, the node-to-node scalability can be impacted by the process complexity, different number of layers, and chip size, etc. With proper process parameters, the yield per layer and the yield per chip can be extracted. In addition, the productivity and turn-around-time (TAT), also called cycle time (CT), can also be calculated based on yield and cost model with complex manufacturing process steps to improve the manufacturability and turnaround-time (TAT). The productivity can be easily evaluated by the yield prediction model since productivity and yield are inseparable in manufacturing. Based on the process assumption, the turn-around-time (TAT) can be precisely estimated by the result of the wafer process time including the time of each step provided by the imec database. As the scaling persists, growing complexity in semiconductor manufacturing gives rise to a concern on the yield and cost. We studied a yield model and the corresponding cost of the ownership for imec technology nodes to discuss their manufacturability. With technology nodes progression, the node-to-node scalability is shown to be impacted by the process complexity from the number of layers, patterning methods and chip size, etc. In addition, productivity and turn-aroundtime (TAT), also referred as the cycle time (CT), can also be estimated to be used as an important parameter to enhance productivity and optimize profitability in semiconductor manufacturing.
引用
收藏
页数:9
相关论文
共 39 条
  • [11] Overcoming challenges of futuristic transistor technology below 5nm node
    Vora, Pavan H.
    Verma, Akash
    Parikh, Dhaval
    SOLID STATE TECHNOLOGY, 2018, 61 (08) : 12 - 16
  • [12] Combined Process Simulation and Emulation of an SRAM Cell of the 5nm Technology Node
    Klemenschits, Xaver
    Selberherr, Siegfried
    Filipovic, Lado
    2021 INTERNATIONAL CONFERENCE ON SIMULATION OF SEMICONDUCTOR PROCESSES AND DEVICES (SISPAD 2021), 2021, : 23 - 27
  • [13] A Comprehensive RF Characterization and Modeling Methodology for the 5nm Technology Node FinFETs
    Parihar, Shivendra Singh
    Pampori, Ahtisham
    Dwivedi, Praveen
    Huang, Jun
    Wang, Weike
    Imura, Kimihiko
    Hu, Chenming
    Chauhan, Yogesh Singh
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2023, 11 : 444 - 455
  • [14] High-end EUV photomask repairs for 5nm technology and beyond
    Schneider, Horst
    Tu, Fan
    Ahmels, Laura
    Szafranek, Bartholomaeus
    Gries, Katharina
    Rhinow, Daniel
    Vollmar, Sebastian
    Krugmann, Andreas
    Schoenberger, Ralf
    Pauls, Walter
    Verch, Andreas
    Capelli, Renzo
    Di Vincenzo, Alice
    Kersteen, Grizelda
    Marbach, Hubertus
    Waldow, Michael
    PHOTOMASK TECHNOLOGY 2020, 2020, 11518
  • [15] 193nm Mask Inspection Challenges and Approaches for 7nm/5nm Technology and Beyond
    Shkalim, Ariel
    Crider, Paul
    Bal, Evgeny
    Madmon, Ronen
    Chereshnya, Alexander
    Cohen, Oren
    Dassa, Oded
    Petel, Ori
    Cohen, Boaz
    PHOTOMASK TECHNOLOGY 2019, 2019, 11148
  • [16] Source optimization for forbidden pitch resolving in metal layer of 5nm technology node
    Ma, Ling
    Dong, Lisong
    Fan, Taian
    Wei, Yayi
    DTCO AND COMPUTATIONAL PATTERNING, 2022, 12052
  • [17] PVD-Treated ALD TaN for Cu Interconnect Extension to 5nm Node and Beyond
    Wu, Zhiyuan
    Li, Rui
    Xie, Xiangjin
    Suen, Wesley
    Tseng, Jennifer
    Bekiaris, Nikos
    Vinnakota, Ramkumar
    Kashefizadeh, Keyvan
    Naik, Mehul
    2018 IEEE INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE (IITC), 2018, : 149 - 151
  • [18] Skin Effect Analysis and Comparison for Carbon-Based Interconnects at 5nm Technology Node
    Hamedani, Soheila Gharavi
    Moaiyeri, Mohammad Hossein
    2022 IRANIAN INTERNATIONAL CONFERENCE ON MICROELECTRONICS, IICM, 2022, : 90 - 93
  • [19] Evaluation of EUV Resists For 5 nm Technology Node and Beyond
    Tasdemir, Zuhal
    Wang, Xialong
    Mochi, Iacopo
    van Lent-Protasova, Lidia
    Meeuwissen, Marieke
    Custers, Rolf
    Rispens, Gijsbert
    Hoefnagels, Rik
    Ekinci, Yasin
    INTERNATIONAL CONFERENCE ON EXTREME ULTRAVIOLET LITHOGRAPHY 2018, 2018, 10809
  • [20] GAAFET Versus Pragmatic FinFET at the 5nm Si-Based CMOS Technology Node
    Huang, Ya-Chi
    Chiang, Meng-Hsueh
    Wang, Shui-Jinn
    Fossum, Jerry G.
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2017, 5 (03): : 164 - 169