Sample and Hold Circuit with Clock Boosting

被引:1
作者
Aneesh, K. [1 ]
Manoj, G. [1 ]
机构
[1] Karunya Inst Technol & Sci, Dept Elect & Commun, Coimbatore, Tamil Nadu, India
来源
ICSPC'21: 2021 3RD INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND COMMUNICATION (ICPSC) | 2021年
关键词
Sample and Hold; Low frequency signals; bootstrapping; Clock boosting; Charge Injection; Biophysiological Signals; CMOS; DESIGN;
D O I
10.1109/ICSPC51351.2021.9451640
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Sample and hold circuit is an integral part of analog to digital convertors. In this work different sample and hold circuits are simulated using LTSPICE XVII, in 180nm TSMC technology and their performances are analyzed. The input signal of 250mVP-P and a frequency of 100Hz is used for simulation purpose. It is found that the sample switch with a clock boosting circuit outperforms the other designs. A rail to rail sampling of the input voltage is achieved. Sampling frequency of 2KHz is used. An SNDR of 45.01dB and an average power consumption of 1.036nW are achieved. The sampling switch with clock boosted network can be used as a potential candidate in analog to digital convertor design for low frequency physiological signal.
引用
收藏
页码:197 / 201
页数:5
相关论文
共 15 条
[1]   A 1.5-V, 10-bit, 14.3-MS/s CMOS pipeline analog-to-digital converter [J].
Abo, AM ;
Gray, PR .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (05) :599-606
[2]   SWITCHED-CURRENT CIRCUIT-DESIGN ISSUES [J].
FIEZ, TS ;
LIANG, GJ ;
ALLSTOT, DJ .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1991, 26 (03) :192-202
[3]   Design of a 0.8 volt fully differential CMOS OTA using the bulk-driven technique [J].
Haga, Y ;
Zare-Hoseini, H ;
Berkovi, L ;
Kale, I .
2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, :220-223
[4]   A 65-fJ/conversion-step 0.9-V 200-kS/s rail-to-rail 8-bit successive approximation ADC [J].
Hong, Hao-Chiao ;
Lee, Guo-Ming .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (10) :2161-2168
[5]  
Lillebrekke C, 2005, Norchip 2005, Proceedings, P234
[6]  
Mahmoud SA, 2015, 2015 INTERNATIONAL CONFERENCE ON INFORMATION AND COMMUNICATION TECHNOLOGY RESEARCH (ICTRC), P36, DOI 10.1109/ICTRC.2015.7156415
[7]   A Simple and Efficient Charge Injection Error Compensation Structure for MOS Sampling Switches [J].
Naghavi, Saeed ;
Nematzade, Mojde ;
Sharifi, Niloofar ;
Khanshan, Tohid Moradi ;
Abrishamifar, Adib ;
Kuzekanani, Ziaaddin Daie ;
Sobhi, Jafar .
JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2018, 27 (08)
[8]   A 200-nW 7.6-ENOB 10-KS/s SAR ADC in 90-nm CMOS for Portable Biomedical Applications [J].
Nazzal, Tasnim B. ;
Mahmoud, Soliman A. ;
Shaker, Mohamed O. .
MICROELECTRONICS JOURNAL, 2016, 56 :81-96
[9]  
Ong AK, 2000, ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL V, P437, DOI 10.1109/ISCAS.2000.857465
[10]   A 0.5-V 1-μW successive approximation ADC [J].
Sauerbrey, J ;
Schmitt-Landsiedel, D ;
Thewes, R .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (07) :1261-1265