The Design and Optimization of DDR3 Controller Based on FPGA

被引:0
|
作者
Wang, Xuedong [1 ]
Shen, Lingyu [1 ]
Jia, Min [2 ,3 ]
机构
[1] Harbin Inst Technol, Elect & Informat Engn, Harbin, Heilongjiang, Peoples R China
[2] State Key Lab Space Ground Integrated Informat, Beijing, Peoples R China
[3] Harbin Inst Technol, Commun Res Ctr, Harbin, Heilongjiang, Peoples R China
来源
COMMUNICATIONS, SIGNAL PROCESSING, AND SYSTEMS | 2019年 / 463卷
关键词
FPGA; DDR3; controller; MIG; State machine;
D O I
10.1007/978-981-10-6571-2_211
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Double Date Rate (DDR) SDRAM is the double rate synchronous dynamic random memory. It can sample twice on the rising and falling edges of the clock. Therefore, its sampling rate is theoretically twice the conventional SDRAM. However, due to other time cost, its bandwidth utilization is great lower than the theoretical value. DDR3 is the third generation and it has lower power consumption and higher sampling rate, so it is more suitable for data buffers than other SDRAM. Xilinx offers an IP core called MIG to simplify the interface of DDR3 SDRAM. This paper analyzes the problem of low bandwidth utilization, proposes an improved method, and designs a controller similar to the FIFO architecture based on the MIG core. In this way, the user-oriented interface is further simplified and the designer can use it easily. In addition, it has better portability.
引用
收藏
页码:1744 / 1750
页数:7
相关论文
共 50 条
  • [1] Design and Implementation of DDR3 SDRAM Controller
    Wang, Xing
    Wang, Jian
    Tao, Xinxuan
    Yang, Meng
    Lai, Jinmei
    2018 14TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2018, : 1306 - 1308
  • [2] High bandwidth memory interface design based on DDR3 SDRAM and FPGA
    Wang, Baopo
    Du, Jinsong
    Bi, Xin
    Tian, Xing
    2015 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2015, : 253 - 254
  • [3] Design of high-performance industrial camera system based on FPGA and DDR3
    Zhou, Linxin
    Yu, Feihong
    AOPC 2020: OPTICS ULTRA PRECISION MANUFACTURING AND TESTING, 2020, 11568
  • [4] FPGA Based DDR3 Applications in a Multichannel Channelization Data Cache
    Ye, Wenhua
    Li, Huan
    PROCEEDINGS OF 2016 9TH INTERNATIONAL SYMPOSIUM ON COMPUTATIONAL INTELLIGENCE AND DESIGN (ISCID), VOL 1, 2016, : 54 - 57
  • [5] Design and Implementation of DDR SDRAM Controller Based on FPGA in Satellite Navigation System
    Wang, Li
    Wang, Ju
    Zhang, Qian
    PROCEEDINGS OF 2012 IEEE 11TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING (ICSP) VOLS 1-3, 2012, : 456 - 460
  • [6] Design of High-Speed Real-Time Sensor Image Processing Based on FPGA and DDR3
    Gong, Yongquan
    Yu, Feihong
    PROCEEDINGS OF 2017 3RD IEEE INTERNATIONAL CONFERENCE ON COMPUTER AND COMMUNICATIONS (ICCC), 2017, : 2105 - 2109
  • [7] Optimal Design of DDR3 STT-MRAM Memory
    Li, Yueting
    Wang, Gefei
    Cao, Kaihua
    Leng, Qunwen
    Zhao, Weisheng
    2021 5TH IEEE ELECTRON DEVICES TECHNOLOGY & MANUFACTURING CONFERENCE (EDTM), 2021,
  • [8] DDR3 Interconnect Optimization - Signal Integrity and Timing Analysis Perspective
    Sharma, Hitesh
    Mervin, J.
    Selvakumar, David
    2015 INTERNATIONAL CONFERENCE ON CONTROL, ELECTRONICS, RENEWABLE ENERGY AND COMMUNICATIONS (ICCEREC), 2015, : 42 - 47
  • [9] DDR3 SDRAM with a Complete Predictor
    Stankovic, Vladimir V.
    Milenkovic, Nebojsa Z.
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2010, E93D (09) : 2635 - 2638
  • [10] The Design of DDR-SDRAM Controller Based on Spartan3
    Yan, Lu
    Feng, Ansong
    AUTOMATION EQUIPMENT AND SYSTEMS, PTS 1-4, 2012, 468-471 : 2455 - +