Global interconnect optimization in the presence of on-chip inductance

被引:0
|
作者
Roy, Abinash [1 ]
Chowdhury, Masud H. [1 ]
机构
[1] Univ Illinois, Dept Elect & Comp Engn, Chicago, IL 60607 USA
关键词
D O I
10.1109/ISCAS.2007.378048
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
As technology advances, global interconnects in upper metal layers exhibit significant inductive effect with faster signal rise and fall times. Therefore, existing optimization schemes which optimize various performance parameters of global interconnects, such as, latency, bandwidth, repeater area, and power consumption based on RC delay models will be affected by on-chip inductance and will lead to degraded chip performance. This paper will examine the impacts of inductance on these performance parameters, which were previously based on RC models. This paper will also attempt to identify the limitations of these figures of merit (FOMs), and address the impact of line inductance on the methodology of global interconnect width and spacing optimization, and on different figures of merit.
引用
收藏
页码:885 / 888
页数:4
相关论文
共 50 条
  • [41] Statistical timing analysis in sequential circuit for on-chip global interconnect pipelining
    Zhang, LZ
    Hu, YH
    Charlie, CPC
    41ST DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2004, 2004, : 904 - 907
  • [42] An Optimization Strategy for Low Energy and High Performance for the On-chip Interconnect Signalling
    Chen, Ge
    Nooshabadi, Saeid
    Duvall, Steven
    ISLPED 09, 2009, : 287 - 290
  • [43] On-Chip Crosstalk Noise Reduction Model using interconnect optimization Techniques
    Hunagund, P. V.
    Kalpana, A. B.
    ICSE: 2008 IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS, PROCEEDINGS, 2008, : 87 - +
  • [44] Repeater insertion combined with LGR methodology for on-chip interconnect timing optimization
    Moreinis, M
    Morgenshtein, A
    Wagner, IA
    Kolodny, A
    ICECS 2004: 11th IEEE International Conference on Electronics, Circuits and Systems, 2004, : 125 - 128
  • [45] Investigation on the Mutual Inductance of On-Chip Transformers
    Hsu, Heng-Ming
    Lai, Sih-Han
    Chen, Meng-Syun
    Liao, Hsien-Feng
    2012 2ND IEEE CPMT SYMPOSIUM JAPAN, 2012,
  • [46] An efficient inductance modeling for on-chip interconnects
    He, L
    Chang, N
    Lin, S
    Nakagawa, OS
    PROCEEDINGS OF THE IEEE 1999 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1999, : 457 - 460
  • [47] Optimal inductance for on-chip RLC interconnections
    Das, S
    Agarwal, K
    Blaauw, D
    Sylvester, D
    21ST INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, PROCEEDINGS, 2003, : 264 - 267
  • [48] Methodology for adapting on-chip interconnect architectures
    Suboh, Suboh
    Narayana, Vikram
    Bakhouya, Mohamed
    Gaber, Jaafar
    El-Ghazawi, Tarek
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2014, 8 (03): : 109 - 117
  • [49] Trends in emerging On-chip interconnect technologies
    University of California, Irvine, CA, United States
    不详
    IPSJ Trans. Syst. LSI Des. Methodol., 2008, (2-17):
  • [50] On-chip interconnect schemes for reconfigurable system-on-chip
    Lee, AS
    Bergmann, NW
    MICROELECTRONICS: DESIGN, TECHNOLOGY, AND PACKAGING, 2004, 5274 : 442 - 453