Global interconnect optimization in the presence of on-chip inductance

被引:0
|
作者
Roy, Abinash [1 ]
Chowdhury, Masud H. [1 ]
机构
[1] Univ Illinois, Dept Elect & Comp Engn, Chicago, IL 60607 USA
关键词
D O I
10.1109/ISCAS.2007.378048
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
As technology advances, global interconnects in upper metal layers exhibit significant inductive effect with faster signal rise and fall times. Therefore, existing optimization schemes which optimize various performance parameters of global interconnects, such as, latency, bandwidth, repeater area, and power consumption based on RC delay models will be affected by on-chip inductance and will lead to degraded chip performance. This paper will examine the impacts of inductance on these performance parameters, which were previously based on RC models. This paper will also attempt to identify the limitations of these figures of merit (FOMs), and address the impact of line inductance on the methodology of global interconnect width and spacing optimization, and on different figures of merit.
引用
收藏
页码:885 / 888
页数:4
相关论文
共 50 条
  • [21] On-Chip Optical Interconnect
    Ohashi, Keishi
    Nishi, Kenichi
    Shimizu, Takanori
    Nakada, Masafumi
    Fujikata, Junichi
    Ushida, Jun
    Torii, Sunao
    Nose, Koichi
    Mizuno, Masayuki
    Yukawa, Hiroaki
    Kinoshita, Masao
    Suzuki, Nobuo
    Gomyo, Akiko
    Ishi, Tsutomu
    Okamoto, Daisuke
    Furue, Katsuya
    Ueno, Toshihide
    Tsuchizawa, Tai
    Watanabe, Toshifumi
    Yamada, Koji
    Itabashi, Sei-ichi
    Akedo, Jun
    PROCEEDINGS OF THE IEEE, 2009, 97 (07) : 1186 - 1198
  • [22] System-on-a-chip global interconnect optimization
    Naeemi, A
    Venkatesan, R
    Meindl, JD
    15TH ANNUAL IEEE INTERNATIONAL ASIC/SOC CONFERENCE, PROCEEDINGS, 2002, : 399 - 403
  • [23] The Impact of Variability on the Reliability of Long on-chip Interconnect in the Presence of Crosstalk
    Halak, Basel
    Shedabale, Santosh
    Ramakrishnan, Hiran
    Yakovlev, Alex
    Russell, Gordon
    SLIP '08: PROCEEDINGS OF THE 2008 ACM INTERNATIONAL WORKSHOP ON SYSTEM LEVEL INTERCONNECT PREDICTION, 2008, : 65 - 72
  • [24] Non-Overlapping Transition Encoding for Global On-Chip Interconnect
    Guo, Xiaofei
    Lin, Shunting
    Refai, Wael
    Rose, Garrett S.
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2009, : 255 - 258
  • [25] Layout based frequency dependent inductance and resistance extraction for on-chip interconnect timing analysis
    Krauter, B
    Mehrotra, S
    1998 DESIGN AUTOMATION CONFERENCE, PROCEEDINGS, 1998, : 303 - 308
  • [26] Accurate Crosstalk Analysis for RLCG On-Chip VLSI Global Interconnect
    Maheshwari, Vikas
    Jha, Samir K.
    Khare, K.
    Kar, R.
    Mandal, D.
    2013 IEEE CONFERENCE ON INFORMATION AND COMMUNICATION TECHNOLOGIES (ICT 2013), 2013, : 281 - 286
  • [27] AQUAIA: A CAD tool for on-chip interconnect modeling, analysis, and optimization
    Elfadel, IM
    Anand, MB
    Deutsch, A
    Adekanmbi, O
    Angyal, M
    Smith, H
    Rubin, B
    Kopcsay, G
    ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING, 2002, : 337 - 340
  • [28] Optimization of On-Chip Interconnect Signaling for Low Energy and High Performance
    Chen, Ge
    Nooshabadi, Saeid
    JOURNAL OF LOW POWER ELECTRONICS, 2012, 8 (01) : 30 - 38
  • [29] Inductance Modeling for On-Chip Interconnects
    Shang-Wei Tu
    Wen-Zen Shen
    Yao-Wen Chang
    Tai-Chen Chen
    Jing-Yang Jou
    Analog Integrated Circuits and Signal Processing, 2003, 35 : 65 - 78
  • [30] Grasping the impact of on-chip inductance
    Massoud, Yehia
    Ismail, Yehea
    IEEE Circuits and Devices Magazine, 2001, 17 (04): : 14 - 21