Global interconnect optimization in the presence of on-chip inductance

被引:0
|
作者
Roy, Abinash [1 ]
Chowdhury, Masud H. [1 ]
机构
[1] Univ Illinois, Dept Elect & Comp Engn, Chicago, IL 60607 USA
关键词
D O I
10.1109/ISCAS.2007.378048
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
As technology advances, global interconnects in upper metal layers exhibit significant inductive effect with faster signal rise and fall times. Therefore, existing optimization schemes which optimize various performance parameters of global interconnects, such as, latency, bandwidth, repeater area, and power consumption based on RC delay models will be affected by on-chip inductance and will lead to degraded chip performance. This paper will examine the impacts of inductance on these performance parameters, which were previously based on RC models. This paper will also attempt to identify the limitations of these figures of merit (FOMs), and address the impact of line inductance on the methodology of global interconnect width and spacing optimization, and on different figures of merit.
引用
收藏
页码:885 / 888
页数:4
相关论文
共 50 条
  • [1] Extraction and applications of on-chip interconnect inductance
    Wong, SS
    Kim, SY
    Yue, CP
    Chang, R
    O'Mahony, F
    2004: 7TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUITS TECHNOLOGY, VOLS 1- 3, PROCEEDINGS, 2004, : 142 - 146
  • [2] Sensitivity of interconnect delay to on-chip inductance
    Ismail, YI
    Freidman, EG
    ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL III: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 403 - 406
  • [3] Shielding effect of on-chip interconnect inductance
    El-Moursy, MA
    Friedman, EG
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2005, 13 (03) : 396 - 400
  • [4] Design Optimization for AC Coupled On-chip Global Interconnect
    Liang, Lianfei
    Wang, Qin
    He, Weifeng
    Zeng, Xiaoyang
    2016 13TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2016, : 1521 - 1523
  • [5] Layout techniques for on-chip interconnect inductance reduction
    Tu, SW
    Jou, JY
    Chang, YW
    ASP-DAC 2004: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, 2004, : 269 - 273
  • [6] On-chip interconnect inductance - Friend or foe (invited)
    Wong, SS
    Yue, P
    Chang, R
    Kim, SY
    Kleveland, B
    O'Mahony, F
    4TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, 2003, : 389 - 394
  • [7] A realizable driving point model for on-chip interconnect with inductance
    Kashyap, CV
    Krauter, BL
    37TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2000, 2000, : 190 - 195
  • [8] Layout techniques for minimizing on-chip interconnect self inductance
    Massoud, Y
    Majors, S
    Bustami, T
    White, J
    1998 DESIGN AUTOMATION CONFERENCE, PROCEEDINGS, 1998, : 566 - 571
  • [9] Design optimization for capacitive-resistively driven on-chip global interconnect
    Jiang, Jianfei
    He, Weifeng
    Wei, Jizeng
    Wang, Qin
    Mao, Zhigang
    IEICE ELECTRONICS EXPRESS, 2015, 12 (08): : 1 - 12
  • [10] On-chip interconnect inductance extraction using fast multipole method
    Wang, Xiao-Li
    Luo, Xian-Jue
    Zhongguo Dianji Gongcheng Xuebao/Proceedings of the Chinese Society of Electrical Engineering, 2008, 28 (24): : 147 - 152