A self-calibrated on-chip phase-noise measurement circuit with-75 dBc single-tone sensitivity at 100 kHz offset

被引:38
作者
Khalil, Waleed [1 ]
Bakkaloglu, Bertan
Kiaei, Sayfe
机构
[1] Intel Corp, Adv Technol & Wireless Grp, Chandler, AZ 85224 USA
[2] Arizona State Univ, Dept Elect Engn, Tempe, AZ 85278 USA
关键词
built-in self-test (BIST); jitter; phase-locked loops (PLLs); phase noise;
D O I
10.1109/JSSC.2007.908689
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An on-chip clock phase-noise measurement circuit is presented. Unlike previously reported monolithic measurement techniques that measure jitter in the time domain, the proposed module measures the phase-noise spectrum. The proposed circuit is fully integrated and does not require a spectrally clean reference clock or any external calibration. The module can be integrated as part of a built-in self-test (BIST) scheme for PLL clock synthesizers. The proposed circuit uses a low-noise voltage-controlled delay-line (VCDL) and mixer-based frequency discriminator to extract the phase-noise fluctuations at baseband. A self-calibration circuit is used to operate the measurement circuit at its highest sensitivity point. The proposed circuit is fabricated using a 0.25 mu m digital CMOS process and operates up to a 2 GHz carrier frequency. It achieves a single-tone measurement sensitivity of -75 dBc and an equivalent phase-noise sensitivity of -124 dBc/Hz at 100 kHz offset frequency.
引用
收藏
页码:2758 / 2765
页数:8
相关论文
共 11 条
[1]  
*AG TECHN, 11729C2 AG TECHN
[2]  
BISLA B, 2004, INTEL TECHNOLOGY J, V8, P189
[3]   A 1.5 GHZ HIGHLY LINEAR CMOS DOWNCONVERSION MIXER [J].
CROLS, J ;
STEYAERT, MSJ .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1995, 30 (07) :736-742
[4]  
DRAKHLIS B, 2002, MICROW RF, P82
[5]   Derivation of single-ended CMOS inverter ring oscillator close-in phase noise from basic circuit and device properties [J].
Grözing, M ;
Berroth, M .
2004 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS (RFIC) SYMPOSIUM, DIGEST OF PAPERS, 2004, :277-280
[6]  
Ishida M., 2005, 2005 IEEE International Solid-State Circuits Conference (IEEE Cat. No. 05CH37636), P512
[7]  
NOSE K, 2006, IEEE INT SOL STAT CI, P520
[8]  
Robins W. P., 1984, PHASE NOISE SIGNAL S
[9]  
SCHERER D, 1983, P RF MICR MEAS S EXH, P1
[10]   On-chip jitter-spectrum-analyzer for high-speed digital designs [J].
Takamiya, M ;
Inohara, H ;
Mizuno, M .
2004 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE, DIGEST OF TECHNICAL PAPERS, 2004, 47 :350-351