Improvement of surface morphology of epitaxial silicon film for elevated source/drain ultrathin silicon-on-insulator complementary-metal-oxide-semiconductor devices

被引:5
作者
Sugihara, K
Nakahata, T
Matsumoto, T
Maeda, S
Maegawa, S
Ota, K
Sayama, H
Oda, H
Eimori, T
Abe, Y
Ozeki, T
Inoue, Y
Nishimura, T
机构
[1] Mitsubishi Electr Corp, Adv Technol R&D Ctr, Amagasaki, Hyogo 6618661, Japan
[2] Mitsubishi Electr Corp, ULSI Dev Ctr, Amagasaki, Hyogo 6618661, Japan
来源
JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS | 2003年 / 42卷 / 4B期
关键词
elevated source/drain; selective epitaxial growth; silicon-on-insulator; sidewall etching; surface morphology;
D O I
10.1143/JJAP.42.1971
中图分类号
O59 [应用物理学];
学科分类号
摘要
A novel selective epitaxial growth (SEG) technology which uses ultrahigh-vacuum chemical vapor deposition and low-damage sidewall etching with a Cl-2-plasma gas is experimentally demonstrated for elevated source/drain (S/D) ultrathin silicon-on-insulator (SOI) complementary-metal-oxide-semi conductor (CMOS) devices. It is found that the deviation of parasitic S/D series resistance in elevated S/D sub-40-nm-thick SOI metal-oxide-semiconductor field-effect transistors (MOSFETs) can be nearly as low as that in bulk MOSFETs, because the excellent surface morphology of the epitaxial Si layer enables formation of a uniform COSi2 film. Moreover, neither gate/drain bridging nor any other leakage phenomena are pronounced. These results indicate that this SEG technology is promising for elevated S/D ultrathin SOI CMOS devices for the 90-nm technology node and beyond.
引用
收藏
页码:1971 / 1974
页数:4
相关论文
共 33 条
  • [31] Experimental and simulation analysis of electrical characteristics of common-source current mirrors implemented with asymmetric self-cascode silicon-on-insulator n-channel metal-oxide-semiconductor field-effect transistors
    Assalti, Rafael
    d'Oliveira, Ligia Martins
    Pavanello, Marcelo Antonio
    Flandre, Denis
    de Souza, Michelly
    IET CIRCUITS DEVICES & SYSTEMS, 2016, 10 (04) : 349 - 355
  • [32] Analysis of the breakdown mechanism for an ultra high voltage high-side thin layer silicon-on-insulator p-channel lateral double-diffused metal-oxide semiconductor
    Zhuang Xiang
    Qiao Ming
    Zhang Bo
    Li Zhao-Ji
    CHINESE PHYSICS B, 2012, 21 (03)
  • [33] Diminished short channel effects in nanoscale double-gate silicon-on-insulator metal-oxide-semiconductor field-effect-transistors due to induced back-gate step potential
    Kumar, MJ
    Reddy, GV
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2005, 44 (9A): : 6508 - 6509