A 14-BIT 500MS/S LOW POWER TIME-INTERLEAVED ANALOG-TO-DIGITAL CONVERTER IN 0.18-μM CMOS TECHNOLOGY WITH BACKGROUND CALIBRATION

被引:0
作者
Pu, Jie [1 ]
Shen, Xiaofeng [1 ]
Huang, Xingfa [1 ]
Fu, Dongbing [1 ]
Zhang, Ruitao [1 ]
机构
[1] Natl Key Lab Sci & Technol Analog Integrated Circ, Chongqing 400060, Peoples R China
来源
2014 12TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT) | 2014年
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a low power 14-bit 500 MS/s analog-to-digital converter (ADC) in 180 nm CMOS process. By interleaving two 250 MS/s pipelined sub-ADC on a single chip, an aggregate sample rate of 500 MS/s is achieved. Background calibration techniques are used for offset mismatch, gain mismatch, and phase mismatch calibration between time-interleaved sub-ADC channels. An analog delay cell is utilized for phase mismatch correction. Test results show that the ADC achieves a 62.4dB signal-to-noise plus distortion (SNDR) and 73.6dB spurious-free dynamic range (SFDR) performance, respectively, after calibration for a 15 MHz input. Total power consumption is 810 mW from a single 1.8-V supply.
引用
收藏
页数:3
相关论文
共 50 条
  • [21] A 300-MS/s 14-bit, digital-to-analog converter in logic CMOS
    Hyde, J
    Humes, T
    Diorio, C
    Thomas, M
    Figueroa, M
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (05) : 734 - 740
  • [22] A 14-bit 200-MS/s time-interleaved ADC with sample-time error calibration
    Zhang Yiwen
    Chen Chixiao
    Yu Bei
    Ye Fan
    Ren Junyan
    [J]. JOURNAL OF SEMICONDUCTORS, 2012, 33 (10)
  • [23] A CMOS 15-bit 125-MS/s time-interleaved ADC with digital background. calibration
    Lee, Zwei-Mei
    Wang, Cheng-Yeh
    Wu, Jieh-Tsorng
    [J]. PROCEEDINGS OF THE IEEE 2006 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2006, : 209 - 212
  • [24] Time-Interleaved and Circuit-Shared Dual-Channel 10 b 200 MS/s 0.18 μm CMOS Analog-to-Digital Convertor
    Kim, Hyo-Jin
    An, Tai-Ji
    Myung, Sung-Meen
    Lee, Seung-Hoon
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2013, 21 (12) : 2206 - 2213
  • [25] Adaptive semiblind background calibration of timing mismatches in a two-channel time-interleaved analog-to-digital converter
    Sujuan Liu
    Ning Lv
    Haixiao Ma
    Anding Zhu
    [J]. Analog Integrated Circuits and Signal Processing, 2017, 90 : 1 - 7
  • [26] Low computing resource consumption fully digital foreground calibration technique for time-interleaved analog-to-digital converter
    Hu, J.
    Cao, Z.
    Zhao, L.
    Liu, S.
    An, Q.
    [J]. JOURNAL OF INSTRUMENTATION, 2020, 15 (01)
  • [27] Adaptive semiblind background calibration of timing mismatches in a two-channel time-interleaved analog-to-digital converter
    Liu, Sujuan
    Lv, Ning
    Ma, Haixiao
    Zhu, Anding
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2017, 90 (01) : 1 - 7
  • [28] A digital calibration technique for an ultra high-speed wide-bandwidth folding and interpolating analog-to-digital converter in 0.18-μm CMOS technology
    余金山
    张瑞涛
    张正平
    王永禄
    朱璨
    张磊
    俞宙
    韩勇
    [J]. 半导体学报, 2011, 32 (01) : 108 - 115
  • [29] A Combination of a Digital Foreground and Background Calibration for a 16 Bit and 200 MS/s Pipeline Analog-to-Digital Converter
    Loehr, Robert
    Stadelmayer, Markus
    Roeber, Juergen
    Ohnhaeuser, Frank
    Weigel, Robert
    [J]. 2017 EUROPEAN CONFERENCE ON CIRCUIT THEORY AND DESIGN (ECCTD), 2017,
  • [30] 13-bit 205 MS/s Time-Interleaved Pipelined ADC with Digital Background Calibration
    Mohsen, Mohamed
    Dessouky, Mohamed
    [J]. 2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 1727 - 1730