A 14-BIT 500MS/S LOW POWER TIME-INTERLEAVED ANALOG-TO-DIGITAL CONVERTER IN 0.18-μM CMOS TECHNOLOGY WITH BACKGROUND CALIBRATION

被引:0
|
作者
Pu, Jie [1 ]
Shen, Xiaofeng [1 ]
Huang, Xingfa [1 ]
Fu, Dongbing [1 ]
Zhang, Ruitao [1 ]
机构
[1] Natl Key Lab Sci & Technol Analog Integrated Circ, Chongqing 400060, Peoples R China
来源
2014 12TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT) | 2014年
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a low power 14-bit 500 MS/s analog-to-digital converter (ADC) in 180 nm CMOS process. By interleaving two 250 MS/s pipelined sub-ADC on a single chip, an aggregate sample rate of 500 MS/s is achieved. Background calibration techniques are used for offset mismatch, gain mismatch, and phase mismatch calibration between time-interleaved sub-ADC channels. An analog delay cell is utilized for phase mismatch correction. Test results show that the ADC achieves a 62.4dB signal-to-noise plus distortion (SNDR) and 73.6dB spurious-free dynamic range (SFDR) performance, respectively, after calibration for a 15 MHz input. Total power consumption is 810 mW from a single 1.8-V supply.
引用
收藏
页数:3
相关论文
共 50 条
  • [1] A 14-b 500 MSPS Time-Interleaved Analog-to-Digital Converter with Digital Background Calibration
    Huang, Xingfa
    Fu, Dongbing
    Hu, Rongbin
    Pu, Jie
    Shen, Xiaofeng
    Li, Jing
    Li, Liang
    PROCEEDINGS OF THE 3RD INTERNATIONAL CONFERENCE ON MATERIAL, MECHANICAL AND MANUFACTURING ENGINEERING, 2015, 27 : 934 - 937
  • [2] A Time-Interleaved 14-bit 500MS/s Charge-Domain ADC with Mix-signal Mismatch Calibration
    Chen, Zhenhai
    He, Xiaoxiong
    Qian, Hongwen
    Wu, Haijun
    Yu, Zongguang
    Yan, Xue
    2019 IEEE 4TH INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUITS AND MICROSYSTEMS (ICICM 2019), 2019, : 220 - 223
  • [3] A 14-bit 50-MS/s Pipelined Analog-to-Digital Converter with Digital Error Calibration
    Piatak, Ivan
    Pilipko, Mikhail
    Morozov, Dmitry
    2015 INTERNATIONAL SIBERIAN CONFERENCE ON CONTROL AND COMMUNICATIONS (SIBCON), 2015,
  • [4] A 14-bit 1.2-V low power SAR ADC with digital background calibration in 0.18 μm CMOS
    Tong, Xingyuan
    Guo, Hui
    Xin, Xin
    Zhang, Chang
    Hu, Yuanhao
    MICROELECTRONICS JOURNAL, 2022, 127
  • [5] A 14-bit 500-MS/s DAC with digital background calibration
    徐震
    李学清
    刘嘉男
    魏琦
    骆丽
    杨华中
    Journal of Semiconductors, 2014, 35 (03) : 156 - 161
  • [6] A 14-Bit 500-MS/s Time-Interleaved ADC With Autocorrelation-Based Time Skew Calibration
    Wang, Xiao
    Li, Fule
    Jia, Wen
    Wang, Zhihua
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2019, 66 (03) : 322 - 326
  • [7] A 14-bit 500-MS/s DAC with digital background calibration
    徐震
    李学清
    刘嘉男
    魏琦
    骆丽
    杨华中
    Journal of Semiconductors, 2014, (03) : 156 - 161
  • [8] A 14-bit 500-MS/s DAC with digital background calibration
    Xu Zhen
    Li Xueqing
    Liu Jia'nan
    Wei Qi
    Luo Li
    Yang Huazhong
    JOURNAL OF SEMICONDUCTORS, 2014, 35 (03)
  • [9] Adaptive Semiblind Background Calibration of Timing Mismatches in an M-Channel Time-Interleaved Analog-to-Digital Converter
    Liu, Sujuan
    Ma, Haixiao
    Cui, Jiashuai
    PROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2015,
  • [10] 1.2-V, 10-bit, 60-360 MS/s time-interleaved pipelined analog-to-digital converter in 0.18 μm CMOS with minimised supply headroom
    Sin, S. -W.
    Seng-Pan, U.
    Martins, R. P.
    IET CIRCUITS DEVICES & SYSTEMS, 2010, 4 (01) : 1 - 13