Improved throughput arithmetic coder for JPEG2000

被引:0
作者
Dyer, M [1 ]
Taubman, D [1 ]
Nooshabadi, S [1 ]
机构
[1] Univ New S Wales, Sydney, NSW, Australia
来源
ICIP: 2004 INTERNATIONAL CONFERENCE ON IMAGE PROCESSING, VOLS 1- 5 | 2004年
关键词
D O I
暂无
中图分类号
TP31 [计算机软件];
学科分类号
081202 ; 0835 ;
摘要
Increasing the throughput of the JPEG2000 block coder requires bit-plane and arithmetic coders capable of concurrent symbol processing. Previously described pipelined MQ coders are capable of consuming 1 symbol or less per clock cycle. We develop a new pipelined MQ coder that can process exactly two symbols per clock cycle. The technique is implemented on a FPGA, and is compared with our "Hypothesis Testing" arithmetic coder and a reference one symbol per cycle coder. Our implementation gives an increase in throughput of 1.9 times, at the cost of 1.7 times as much hardware, when compared to the reference coder. It also has 1.2 times the throughput, while consumin only 70% of the 9 hardware associated with the Hypothesis Testing coder.
引用
收藏
页码:2817 / 2820
页数:4
相关论文
共 7 条
  • [1] Feygin G., 1994, Proceedings DCC '94. Data Compression Conference (Cat. No.94TH0626-2), P254, DOI 10.1109/DCC.1994.305933
  • [2] HSIAO YT, 2002, IEEE INT S CIRC SYST, V5, pV133
  • [3] Analysis and architecture design of block-coding engine for EBCOT in JPEG 2000
    Lian, CJ
    Chen, KF
    Chen, HH
    Chen, LG
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2003, 13 (03) : 219 - 230
  • [4] Ong KK, 2002, IEEE IMAGE PROC, P872
  • [5] AN OVERVIEW OF THE BASIC PRINCIPLES OF THE Q-CODER ADAPTIVE BINARY ARITHMETIC CODER
    PENNEBAKER, WB
    MITCHELL, JL
    LANGDON, GG
    ARPS, RB
    [J]. IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 1988, 32 (06) : 717 - 726
  • [6] PENNEBAKER WB, 1993, JPEG STILL IMAGE DAT, P231
  • [7] TAUBMAN D, 2000, P IEEE INT C IM PROC, V2, P33