Investigation of Chip-to-Chip Interconnection Structures for High Data Rates on a Low Cost Silicon Interposer

被引:0
|
作者
Dittrich, Michael [1 ]
Heinig, Andy [1 ]
机构
[1] Fraunhofer Inst Integrated Circuits IIS, Design Automat Div EAS, Dresden, Germany
关键词
interposer; 2.5D integration; chip-to-chip interconnection; microstrip line;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Silicon interposers enable the heterogeneous integration in high performance systems. This paper focuses on interconnections from one chip to a neighboring chip via an interposer. We use a typical silicon interposer with polymer applied to the redistribution layer on both sides and a minimal trace width and spacing of 10 mu m. We point out important advantages as well as differences of the chip-to-chip interconnection in comparison to an usual integration using a separate package for each chip and a printed circuit board. The electrical behavior of the interconnections is simulated. We show by simulation that the electrical behavior of a 9 mm interconnection on the interposer is sufficient to drive a bus at 2 Gbit per second. The average power consumption of a state transition of the chip-to-chip interconnection is simulated and compared to the power consumption of a typical printed circuit board transmission line. The results show that the interposer interconnection consumes significantly more power per length than a typical printed circuit board trace because of its increased resistance. Therefore we do not recommend to further decrease the minimal trace width for chip-to-chip interconnections.
引用
收藏
页数:4
相关论文
共 50 条
  • [31] Air Cavity Low-Loss Signal Lines on BT Substrates for High Frequency Chip-to-Chip Communication
    Spencer, Todd J.
    Chen, Jikai
    Saha, Rajarshi
    Bashirullah, Rizwan
    Kohl, Paul A.
    2009 IEEE 59TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, VOLS 1-4, 2009, : 1221 - +
  • [32] High-speed and Low-power OOK CMOS Transmitter and Receiver for Wireless Chip-to-Chip Communication
    Lee, Hae Jin
    Lee, Joong Geun
    Lee, Chae Jun
    Jang, Tae Hwan
    Kim, Ho Jung
    Park, Chul Soon
    2015 IEEE MTT-S INTERNATIONAL MICROWAVE WORKSHOP SERIES ON ADVANCED MATERIALS AND PROCESSES FOR RF AND THZ APPLICATIONS (IMWS-AMP), 2015, : 201 - 203
  • [33] High-Speed Low-Current Duobinary Signaling Over Active Terminated Chip-to-Chip Interconnect
    Vijaya, Sankara Rao P.
    Mandal, Pradip
    Sachdev, Sunil
    2009 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, 2009, : 73 - 78
  • [34] Low Cost 400-Gbps Micro-Intradyne Coherent Receiver Using Chip-to-Chip Bonding and FPCB Wirings
    Han, Young-Tak
    Lee, Seo-Young
    Kim, Jong-Hoi
    Ko, Young-Ho
    Jung, Hyun-Do
    Choe, Joong-Seon
    Youn, Chun-Ju
    Han, Won-Seok
    Kim, Seok-Tae
    Baek, Yongsoon
    23RD OPTO-ELECTRONICS AND COMMUNICATIONS CONFERENCE (OECC2018), 2018,
  • [35] Chip-to-Wafer (C2W) flip chip bonding for 2.5D High density interconnection on TSV free interposer
    Lim, Sharon Pei-Siang
    Ding, Mian Zhi
    Kawano, Masaya
    2017 IEEE 19TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC), 2017,
  • [36] Development of LCoS chip with low-cost silicon processes
    Dai, Yongping
    Geng, Weidong
    Liu, Yanyan
    Sun, Zhonglin
    PROCEEDINGS OF THE TWENTY-FIFTH INTERNATIONAL DISPLAY RESEARCH CONFERENCE - EURODISPLAY 2005, 2005, : 112 - 115
  • [37] A LOW-MASS HIGH-SPEED μGC SEPARATION COLUMN WITH BUILT-IN FLUIDIC CHIP-TO-CHIP INTERCONNECTS
    Beach, K. T. M.
    Reidy, S. M.
    Gordenker, R. J. M.
    Wise, K. D.
    2011 IEEE 24TH INTERNATIONAL CONFERENCE ON MICRO ELECTRO MECHANICAL SYSTEMS (MEMS), 2011, : 813 - 816
  • [38] Low-Loss Chip-to-Chip Optical Interconnection Using Multichip Optoelectronic Package With 40-Gb/s Optical I/O for Computer Applications
    Takagi, Yutaka
    Suzuki, Atsushi
    Horio, Toshikazu
    Ohno, Takeshi
    Kojima, Toshifumi
    Takada, Toshikatsu
    Iio, Satoshi
    Obayashi, Kazushige
    Okuyama, Masahiko
    JOURNAL OF LIGHTWAVE TECHNOLOGY, 2010, 28 (20) : 2956 - 2963
  • [39] A Low-Cost High-Speed Source-Synchronous Interconnection Technique for GALS Chip Multiprocessors
    Iran, Anh T.
    Truong, Dean N.
    Baas, Bevan M.
    ISCAS: 2009 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-5, 2009, : 996 - 999
  • [40] Novel low cost integration of through chip interconnection and application to CMOS image sensor
    Sekiguchi, Masahiro
    Numata, Hideo
    Sato, Ninao
    Shirakawa, Tatsuhiko
    Matsuo, Mie
    Yoshikawa, Hiroshi
    Yanagida, Mitsuhiko
    Nakayoshi, Hideo
    Takahashi, Kenji
    56TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE 2006, VOL 1 AND 2, PROCEEDINGS, 2006, : 1367 - +