Investigation of Chip-to-Chip Interconnection Structures for High Data Rates on a Low Cost Silicon Interposer

被引:0
|
作者
Dittrich, Michael [1 ]
Heinig, Andy [1 ]
机构
[1] Fraunhofer Inst Integrated Circuits IIS, Design Automat Div EAS, Dresden, Germany
关键词
interposer; 2.5D integration; chip-to-chip interconnection; microstrip line;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Silicon interposers enable the heterogeneous integration in high performance systems. This paper focuses on interconnections from one chip to a neighboring chip via an interposer. We use a typical silicon interposer with polymer applied to the redistribution layer on both sides and a minimal trace width and spacing of 10 mu m. We point out important advantages as well as differences of the chip-to-chip interconnection in comparison to an usual integration using a separate package for each chip and a printed circuit board. The electrical behavior of the interconnections is simulated. We show by simulation that the electrical behavior of a 9 mm interconnection on the interposer is sufficient to drive a bus at 2 Gbit per second. The average power consumption of a state transition of the chip-to-chip interconnection is simulated and compared to the power consumption of a typical printed circuit board transmission line. The results show that the interposer interconnection consumes significantly more power per length than a typical printed circuit board trace because of its increased resistance. Therefore we do not recommend to further decrease the minimal trace width for chip-to-chip interconnections.
引用
收藏
页数:4
相关论文
共 50 条
  • [21] Chip-to-chip Free-space Optical Interconnection Using Liquid-crystal-over-silicon Spatial light modulator
    Sultana, Sadia
    Shahriar, Ferdous Mohammed
    Hasan, Mohammad Khalad
    TECHNOLOGICAL DEVELOPMENTS IN NETWORKING, EDUCATION AND AUTOMATION, 2010, : 507 - 510
  • [22] Self-Termination Scheme for High-Speed Chip-to-Chip Data Communication
    Rao P, Vijaya Sankara
    Mandal, Pradip
    ISSCS 2009: INTERNATIONAL SYMPOSIUM ON SIGNALS, CIRCUITS AND SYSTEMS, VOLS 1 AND 2, PROCEEDINGS,, 2009, : 249 - 252
  • [23] Optoelectronic Package Having Low-Loss Optical Waveguide Hole With Core-Clad Structure for Chip-to-Chip Interconnection
    Takagi, Yutaka
    Ohno, Takeshi
    Horio, Toshikazu
    Suzuki, Atsushi
    Kojima, Toshifumi
    Takada, Toshikatsu
    Iio, Satoshi
    Obayashi, Kazushige
    Okuyama, Masahiko
    IEEE PHOTONICS TECHNOLOGY LETTERS, 2008, 20 (21-24) : 2033 - 2035
  • [24] Low Loss Chip-to-Chip Couplers for High-Density Co-Packaged Optics
    Weninger, Drew
    Serna, Samuel
    Ranno, Luigi
    Kimerling, Lionel
    Agarwal, Anuradha
    ADVANCED ENGINEERING MATERIALS, 2025, 27 (04)
  • [25] Implementation of active interposer for high-speed and low-cost chip level optical interconnects
    Mikawa, T
    Kinoshita, M
    Hiruma, K
    Ishitsuka, T
    Okabe, M
    Hiramatsu, S
    Furuyama, H
    Matsui, T
    Kumai, K
    Ibaragi, O
    Bonkohara, M
    IEEE JOURNAL OF SELECTED TOPICS IN QUANTUM ELECTRONICS, 2003, 9 (02) : 452 - 459
  • [26] High-density silicon optical interposer for inter-chip interconnects
    Nakamura, T.
    Urino, Y.
    Arakawa, Y.
    SILICON PHOTONICS AND PHOTONIC INTEGRATED CIRCUITS IV, 2014, 9133
  • [27] 120GHz Low Power, High Gain, Wideband Active Balun For Chip-to-Chip Communication
    Lee, Chae Jun
    Lee, Hae Jin
    Kang, Dongmin
    Song, In Sang
    Kim, Hong Yi
    Cho, Seong Jun
    Lee, Joong Geun
    Oh, In-Yeal
    Park, Chul Soon
    2015 IEEE 15TH TOPICAL MEETING ON SILICON MONOLITHIC INTEGRATED CIRCUITS IN RF SYSTEMS (SIRF), 2015, : 18 - 20
  • [28] Investigation of Cost-Optimal Network-on-Chip for Passive and Active Interposer Systems
    Stow, Dylan
    Akgun, Itir
    Xie, Yuan
    2019 ACM/IEEE INTERNATIONAL WORKSHOP ON SYSTEM LEVEL INTERCONNECT PREDICTION (SLIP), 2019,
  • [29] Characteristics and Process Stability of Complete Electrical Interconnection Structures for a Low Cost Interposer Technology
    Dittrich, Michael
    Steinhardt, Alexander
    Heinig, Andy
    Wojnowski, M.
    Pressel, K.
    Wolf, J.
    2015 IEEE 65TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2015, : 1701 - 1706
  • [30] A Novel Low Cost, High Performance and Reliable Silicon Interposer
    Yazdani, Farhang
    2015 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2015,