Investigation of Chip-to-Chip Interconnection Structures for High Data Rates on a Low Cost Silicon Interposer

被引:0
|
作者
Dittrich, Michael [1 ]
Heinig, Andy [1 ]
机构
[1] Fraunhofer Inst Integrated Circuits IIS, Design Automat Div EAS, Dresden, Germany
关键词
interposer; 2.5D integration; chip-to-chip interconnection; microstrip line;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Silicon interposers enable the heterogeneous integration in high performance systems. This paper focuses on interconnections from one chip to a neighboring chip via an interposer. We use a typical silicon interposer with polymer applied to the redistribution layer on both sides and a minimal trace width and spacing of 10 mu m. We point out important advantages as well as differences of the chip-to-chip interconnection in comparison to an usual integration using a separate package for each chip and a printed circuit board. The electrical behavior of the interconnections is simulated. We show by simulation that the electrical behavior of a 9 mm interconnection on the interposer is sufficient to drive a bus at 2 Gbit per second. The average power consumption of a state transition of the chip-to-chip interconnection is simulated and compared to the power consumption of a typical printed circuit board transmission line. The results show that the interposer interconnection consumes significantly more power per length than a typical printed circuit board trace because of its increased resistance. Therefore we do not recommend to further decrease the minimal trace width for chip-to-chip interconnections.
引用
收藏
页数:4
相关论文
共 50 条
  • [1] Active interposer technology for high-speed and low-cost chip-to-chip optical interconnects
    Mikawa, T
    Ibaragi, O
    Bonkohara, M
    ACTIVE AND PASSIVE OPTICAL COMPONENTS FOR WDM COMMUNICATIONS II, 2002, 4870 : 430 - 436
  • [2] A Low-Cost and High-Throughput NoC-Aware Chip-to-Chip Interconnection
    Liao, Wenkang
    Guo, Yuhao
    Xiao, Shanlin
    Yu, Zhiyi
    2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,
  • [3] High-speed on-chip and chip-to-chip optical interconnection
    Tsuda, H
    Nakahara, T
    FUNDAMENTAL PROBLEMS OF OPTOELECTRONICS AND MICROELECTRONICS, 2003, 5129 : 18 - 23
  • [4] A Compact On-interposer Passive Equalizer for Chip-to-chip High-speed Data Transmission
    Kim, Heegon
    Cho, Jonghyun
    Kim, Joohee
    Kim, Kiyeong
    Choi, Sumin
    Kim, Joungho
    Pak, Jun So
    2012 IEEE 21ST CONFERENCE ON ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING AND SYSTEMS, 2012, : 95 - 98
  • [5] A low-power and high-frequency CMOS transceiver for chip-to-chip interconnection
    Liu, WJ
    Sheen, RRB
    Hwang, JS
    Chen, OTC
    ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL III: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 1 - 4
  • [6] Low jitter and multirate clock and data recovery circuit using a MSADLL for chip-to-chip interconnection
    Chang, HH
    Yang, RJ
    Liu, SI
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2004, 51 (12) : 2356 - 2364
  • [7] Interface circuits for chip-to-chip data transfer at GHz rates
    Przybysz, JX
    Miller, DL
    Martinet, SS
    Kang, JH
    Worsham, AH
    Farich, ML
    IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 1997, 7 (02) : 2657 - 2660
  • [8] Optical Interposer Technology using Buried Vertical-Cavity Surface-Emitting Laser Chip and Tapered Through-Silicon Via for High-Speed Chip-to-Chip Optical Interconnection
    Noriki, Akihiro
    Fujiwara, Makoto
    Lee, Kang-Wook
    Jeong, Woo-Cheol
    Fukushima, Takafumi
    Tanaka, Tetsu
    Koyanagi, Mitsumasa
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2009, 48 (04)
  • [9] Investigation of Chip-to-Chip Interconnections for Memory-Logic Communication on 3D Interposer Technology
    Neve, C. Roda
    Ryckaert, J.
    Van der Plas, G.
    Detalle, M.
    Beyne, E.
    Pantano, N.
    Verhelst, M.
    2014 IEEE 18TH WORKSHOP ON SIGNAL AND POWER INTEGRITY (SPI), 2014,
  • [10] Chip-to-chip optical interconnection for next-generation high-performance systems
    Oda, Mikio
    Sakai, Jun
    Takahashi, Hisaya
    Kouta, Hikaru
    2007 IEEE LEOS ANNUAL MEETING CONFERENCE PROCEEDINGS, VOLS 1 AND 2, 2007, : 638 - 639