Novel Low Voltage and Low Power Array Multiplier Design for IoT Applications

被引:4
|
作者
Lin, Jin-Fa [1 ]
Chan, Cheng-Yu [1 ]
Yu, Shao-Wei [1 ]
机构
[1] Chaoyang Univ Technol, Dept Informat & Commun, Taichung 41349, Taiwan
关键词
multiplier; latch-adder; low voltage; low power;
D O I
10.3390/electronics8121429
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, a novel latch-adder based multiplier design, targeting low voltage and low power IoT applications is presented. It employs a semi-dynamic (dynamic circuit with static keeper circuit) full adder design which efficiently incorporates the level sensitive latch circuit with the adder cell. Latch circuit control signals are generated by a chain of delay cell circuits. They are applied to each row of the adder array. This row-wise alignment ensures an orderly procedure, while successfully removing spurious switching resulting in reduced power consumption. Due to the delay cell circuit of our design is also realized by using full adder. Therefore, it is unnecessary to adjust the transistor sizes of the delay cell circuit deliberately. Post-layout simulation results on 8 x 8 multiplier design show that the proposed design has the lowest power consumption of all design candidates. The total power consumption saving compared to conventional array multiplier designs is up to 38.6%. The test chip measurement shows successful operations of our design down to 0.41 V with a power consumption of only 427 nW with a maximum frequency 500 KHz.
引用
收藏
页数:12
相关论文
共 50 条
  • [21] The Design of a Low-Power Pipelined ADC for IoT Applications
    Zhang, Junkai
    Sun, Tao
    Huang, Zunkai
    Tao, Wei
    Wang, Ning
    Tian, Li
    Zhu, Yongxin
    Wang, Hui
    SENSORS, 2025, 25 (05)
  • [22] Design of a CMOS low-power and low-voltage four-quadrant analog multiplier
    Liu, Weihsing
    Liu, Shen-Iuan
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2010, 63 (02) : 307 - 312
  • [23] Design and Performance Analysis of Cockroft-Walton Voltage Multiplier (CWVM) Energy Harvesting for Low Power Applications
    Rani, Nitika
    Kaur, Jasleen
    Bhatia, Hemant
    Saini, Simarjit Singh
    Kaur, Ranjit
    Sidhu, Ekambir
    2017 PROGRESS IN ELECTROMAGNETICS RESEARCH SYMPOSIUM - SPRING (PIERS), 2017, : 2131 - 2136
  • [24] Low voltage low power high-speed BiCMOS multiplier
    Cheng, Kuo-Hsing
    Yeha, Yu-Kwang
    Lian, Farn-Son
    Proceedings of the IEEE International Conference on Electronics, Circuits, and Systems, 1998, 2
  • [25] Simple Design Technique for Realizing Low-Voltage Low-Power CMOS Current Multiplier
    Tangjit, Jetwara
    Satansup, Jetsdaporn
    Tangsrirat, Worapong
    Surakampontorn, Wanlop
    2015 7th International Conference on Information Technology and Electrical Engineering (ICITEE), 2015, : 110 - 113
  • [26] Design of a CMOS low-power and low-voltage four-quadrant analog multiplier
    Weihsing Liu
    Shen-Iuan Liu
    Analog Integrated Circuits and Signal Processing, 2010, 63 : 307 - 312
  • [27] Low-voltage low-power current conveyors: Design and applications
    Ferri, Giuseppe
    Guerrini, Nicola
    Alta Frequenza Rivista Di Elettronica, 2000, 12 (04): : 59 - 63
  • [28] Low power and low voltage SRAM design for LDPC codes hardware applications
    Selvam, Rosalind Deena Kumari
    Senthilpari, C.
    Lini, Lee
    2014 IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS (ICSE), 2014, : 332 - 335
  • [29] Design and Analysis of Low Power Approximate Multiplier Using Novel Compressor
    Thakur G.
    Sohal H.
    Jain S.
    SN Computer Science, 5 (5)
  • [30] A novel bulk driven charge pump for low power, low voltage applications
    Jazi, Hamid Reza Erfani
    Ghaderi, Noushin
    IEICE ELECTRONICS EXPRESS, 2014, 11 (02):