Novel Low Voltage and Low Power Array Multiplier Design for IoT Applications

被引:4
|
作者
Lin, Jin-Fa [1 ]
Chan, Cheng-Yu [1 ]
Yu, Shao-Wei [1 ]
机构
[1] Chaoyang Univ Technol, Dept Informat & Commun, Taichung 41349, Taiwan
关键词
multiplier; latch-adder; low voltage; low power;
D O I
10.3390/electronics8121429
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, a novel latch-adder based multiplier design, targeting low voltage and low power IoT applications is presented. It employs a semi-dynamic (dynamic circuit with static keeper circuit) full adder design which efficiently incorporates the level sensitive latch circuit with the adder cell. Latch circuit control signals are generated by a chain of delay cell circuits. They are applied to each row of the adder array. This row-wise alignment ensures an orderly procedure, while successfully removing spurious switching resulting in reduced power consumption. Due to the delay cell circuit of our design is also realized by using full adder. Therefore, it is unnecessary to adjust the transistor sizes of the delay cell circuit deliberately. Post-layout simulation results on 8 x 8 multiplier design show that the proposed design has the lowest power consumption of all design candidates. The total power consumption saving compared to conventional array multiplier designs is up to 38.6%. The test chip measurement shows successful operations of our design down to 0.41 V with a power consumption of only 427 nW with a maximum frequency 500 KHz.
引用
收藏
页数:12
相关论文
共 50 条
  • [1] Switching characteristics of generalized array multiplier architectures and their applications to low power design
    Purdue Univ, West Lafayette, United States
    Proc IEEE Int Conf Comput Des VLSI Comput Process, (230-235):
  • [2] Low power array multiplier design by topology optimization
    Huang, ZJ
    Ercegovac, MD
    ADVANCED SIGNAL PROCESSING ALGORITHMS, ARCHITECTURES, AND IMPLEMENTATIONS XII, 2002, 4791 : 424 - 435
  • [3] Low Power Contacless Voltage Sensor for IoT Applications
    Delle Femine, Antonio
    Gallo, Daniele
    Landi, Carmine
    Lo Schiavo, Alessandro
    Luiso, Mario
    2019 IEEE INTERNATIONAL WORKSHOP ON METROLOGY FOR INDUSTRY 4.0 AND INTERNET OF THINGS (METROIND4.0&IOT), 2019, : 177 - 181
  • [4] Design of reconfigurable low-power pipelined array multiplier
    Wang, Jiun-Ping
    Kuang, Shiann-Rong
    Chuang, Yuan-Chih
    2006 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS PROCEEDINGS, VOLS 1-4: VOL 1: SIGNAL PROCESSING, 2006, : 2277 - 2281
  • [5] Low-power application-specific parallel array multiplier design for DSP applications
    Hong, SJ
    Kim, SW
    Stark, WE
    VLSI DESIGN, 2002, 14 (03) : 287 - 298
  • [6] Review of Mixer Design for Low Voltage - Low Power Applications
    Nurulain, D.
    Musa, F. A. S.
    Isa, M. Mohamad
    Ahmad, N.
    Kasjoo, S. R.
    3RD ELECTRONIC AND GREEN MATERIALS INTERNATIONAL CONFERENCE 2017 (EGM 2017), 2017, 1885
  • [7] Design of Garbage Free Reversible Multiplier for Low Power Applications
    Nagamani, A. N.
    Kumar, Sharath S.
    Agrawal, Vinod Kumar
    2017 4TH INTERNATIONAL CONFERENCE ON POWER, CONTROL & EMBEDDED SYSTEMS (ICPCES), 2017,
  • [8] An Ultra-Low Power, Low Voltage, Low Line Sensitivity, High PSRR, Voltage Reference for IoT Applications
    Duggal, Komal
    Pandey, Rishikesh
    Niranjan, Vandana
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2025, 34 (05)
  • [9] A Novel Low Power Ternary Multiplier Design using CNFETs
    Sirugudi, Harita
    Gadgil, Sharvani
    Vudadha, Chetan
    2020 33RD INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2020 19TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID), 2020, : 25 - 30
  • [10] A Novel Design of Low power and High speed Hybrid Multiplier
    Jagadeeshkumar, N.
    Meganathan, D.
    2017 FOURTH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, COMMUNICATION AND NETWORKING (ICSCN), 2017,