共 16 条
- [1] Anand S, 2017, PROCEEDINGS OF THE 2017 INTERNATIONAL CONFERENCE ON INVENTIVE COMMUNICATION AND COMPUTATIONAL TECHNOLOGIES (ICICCT), P486, DOI 10.1109/ICICCT.2017.7975247
- [2] LOW-POWER CMOS DIGITAL DESIGN [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (04) : 473 - 484
- [6] Economakos G., 2006, P ISCAS 2006 INT S C, P21
- [7] A novel architecture for low-power design of parallel multipliers [J]. IEEE COMPUTER SOCIETY WORKSHOP ON VLSI 2001, PROCEEDINGS, 2001, : 149 - 154
- [9] Hwang YT, 2006, 2006 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, P594