Novel Low Voltage and Low Power Array Multiplier Design for IoT Applications

被引:4
作者
Lin, Jin-Fa [1 ]
Chan, Cheng-Yu [1 ]
Yu, Shao-Wei [1 ]
机构
[1] Chaoyang Univ Technol, Dept Informat & Commun, Taichung 41349, Taiwan
关键词
multiplier; latch-adder; low voltage; low power;
D O I
10.3390/electronics8121429
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, a novel latch-adder based multiplier design, targeting low voltage and low power IoT applications is presented. It employs a semi-dynamic (dynamic circuit with static keeper circuit) full adder design which efficiently incorporates the level sensitive latch circuit with the adder cell. Latch circuit control signals are generated by a chain of delay cell circuits. They are applied to each row of the adder array. This row-wise alignment ensures an orderly procedure, while successfully removing spurious switching resulting in reduced power consumption. Due to the delay cell circuit of our design is also realized by using full adder. Therefore, it is unnecessary to adjust the transistor sizes of the delay cell circuit deliberately. Post-layout simulation results on 8 x 8 multiplier design show that the proposed design has the lowest power consumption of all design candidates. The total power consumption saving compared to conventional array multiplier designs is up to 38.6%. The test chip measurement shows successful operations of our design down to 0.41 V with a power consumption of only 427 nW with a maximum frequency 500 KHz.
引用
收藏
页数:12
相关论文
共 16 条
  • [1] Anand S, 2017, PROCEEDINGS OF THE 2017 INTERNATIONAL CONFERENCE ON INVENTIVE COMMUNICATION AND COMPUTATIONAL TECHNOLOGIES (ICICCT), P486, DOI 10.1109/ICICCT.2017.7975247
  • [2] LOW-POWER CMOS DIGITAL DESIGN
    CHANDRAKASAN, AP
    SHENG, S
    BRODERSEN, RW
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (04) : 473 - 484
  • [3] Energy-efficient static sparse-tree adder based on MUX-less bypassing architecture
    Choi, Seongrim
    Ahn, Jonghun
    Byun, Kyungjin
    Nam, Byeong-Gyu
    [J]. ELECTRONICS LETTERS, 2014, 50 (25) : 1914 - U228
  • [4] Low energy 16-bit Booth leapfrog array multiplier using dynamic adders
    Chong, K.-S.
    Gwee, B.-H.
    Chang, J.-S.
    [J]. IET CIRCUITS DEVICES & SYSTEMS, 2007, 1 (02) : 170 - 174
  • [5] A micropower low-voltage multiplier with reduced spurious switching
    Chong, KS
    Gwee, BH
    Chang, JS
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2005, 13 (02) : 255 - 265
  • [6] Economakos G., 2006, P ISCAS 2006 INT S C, P21
  • [7] A novel architecture for low-power design of parallel multipliers
    Fayed, AA
    Bayoumi, MA
    [J]. IEEE COMPUTER SOCIETY WORKSHOP ON VLSI 2001, PROCEEDINGS, 2001, : 149 - 154
  • [8] A novel coefficient ordering based low power pipelined radix-4 FFT processor for wireless LAN applications
    Hasan, M
    Arslan, T
    Thompson, JS
    [J]. IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2003, 49 (01) : 128 - 134
  • [9] Hwang YT, 2006, 2006 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, P594
  • [10] High performance low power away multiplier using temporal tiling
    Mahant-Shetti, SS
    Balsara, PT
    Lemonds, C
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1999, 7 (01) : 121 - 124