Initial Frequency Preset Technique for Fast Locking Fractional-N PLL Synthesizers

被引:4
作者
Sohn, Jihoon [1 ]
Shin, Hyunchol [1 ]
机构
[1] Kwangwoon Univ, Dept Radio Sci & Engn, Seoul, South Korea
关键词
Lock time; initial frequency preset method; PLL; frequency synthesizer; CMOS;
D O I
10.5573/JSTS.2017.17.4.534
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a fast locking technique for a fractional-N PLL frequency synthesizer. The technique directly measures K-VCO on a chip, computes the VCO's target tuning voltage for a given target frequency, and directly sets the loop filter voltage to the target voltage before the PLL begins the normal closed-loop locking process. The closed-loop lock time is significantly minimized because the initial frequency of the VCO are put very close to the desired final target value. The proposed technique is realized and designed for a 4.3-5.3 GHz fractional-N synthesizer in 65 nm CMOS and successfully verified through extensive simulations. The lock time is less than 12.8 ms over the entire tuning range. Simulation verifications demonstrate that the proposed method is very effective in reducing the synthesizer lock time.
引用
收藏
页码:534 / 542
页数:9
相关论文
共 50 条
[41]   A 2.4-GHz Fractional-N PLL Frequency Synthesizer with a Low Power Full-Modulus-Range Programmable Frequency Divider [J].
Huang, Jhin-Fang ;
Yang, Jia-Lun .
INTERNET AND DISTRIBUTED COMPUTING SYSTEMS, IDCS 2013, 2013, 8223 :183-194
[42]   A NOVEL FRACTIONAL-N PLL BASED ON A SIMPLE REFERENCE MULTIPLIER [J].
Pu, Xiao ;
Nagaraj, Krishnaswamy ;
Abraham, Jacob ;
Thomsen, Axel .
JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2012, 21 (06)
[43]   Optimized System Design for Fully Integrated Fractional-N PLL [J].
Zhu, Yuchun ;
Jin, Jing ;
Yu, Xiaopeng ;
Zhou, Jianjun .
PROCEEDINGS OF THE 2009 12TH INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS (ISIC 2009), 2009, :540-543
[44]   A Low Phase Noise Open Loop Fractional-N Frequency Synthesizer With Injection Locking Digital Phase Modulator [J].
Yan, Chenggang ;
Wu, Jianhui ;
Sun, Jie ;
Jin, Jin ;
Hu, Chen .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2020, 67 (03) :455-459
[45]   An event-driven model of fractional-N CPPLL based FMCW synthesizers [J].
Li, Hao ;
Mawuli, Ernest Smith ;
Xing, Zhao ;
Liu, Huihua ;
Wu, Yunqiu ;
Zhao, Chenxi ;
Yu, Yiming ;
Zhang, Jingzhi ;
Kang, Kai .
INTERNATIONAL JOURNAL OF NUMERICAL MODELLING-ELECTRONIC NETWORKS DEVICES AND FIELDS, 2024, 37 (02)
[46]   A 2.4-GHz Fractional-N Frequency Synthesizer with Noise Filtering Technique for Wireless Application [J].
Huang, Jhin-Fang ;
Lai, Wen-Cheng ;
Fu, Chu-Hao .
2015 International Symposium on Next-Generation Electronics (ISNE), 2015,
[47]   A Digital Fractional-N PLL With a PVT and Mismatch Insensitive TDC Utilizing Equivalent Time Sampling Technique [J].
Kim, Hyung Seok ;
Ornelas, Carlos ;
Chandrashekar, Kailash ;
Shi, Dan ;
Su, Pin-en ;
Madoglio, Paolo ;
Li, William Y. ;
Ravi, Ashoke .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2013, 48 (07) :1721-1729
[48]   An FIR-Embedded Noise Filtering Method for ΔΣ Fractional-N PLL Clock Generators [J].
Yu, Xueyi ;
Sun, Yuanfeng ;
Rhee, Woogeun ;
Wang, Zhihua .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (09) :2426-2436
[49]   A Multiband Fractional-N PLL for IEEE802.11 a/b/g and GPS Applications [J].
Huang, Guochi ;
Zhang, Juan ;
Wu, Yi ;
Kim, Byung-Sung .
2017 IEEE ASIA PACIFIC MICROWAVE CONFERENCE (APMC), 2017, :968-971
[50]   Fractional-N PLL Synthesizer for Linear FMCW Radar Signal Generator [J].
Indrawijaya, Ratna ;
Kurniawan, Dayat ;
Sariningrum, Ros ;
Muliawandana, Dadan ;
Sukoco, Bagus Edi .
2016 10TH INTERNATIONAL CONFERENCE ON TELECOMMUNICATION SYSTEMS SERVICES AND APPLICATIONS (TSSA), 2016,