Initial Frequency Preset Technique for Fast Locking Fractional-N PLL Synthesizers

被引:4
作者
Sohn, Jihoon [1 ]
Shin, Hyunchol [1 ]
机构
[1] Kwangwoon Univ, Dept Radio Sci & Engn, Seoul, South Korea
关键词
Lock time; initial frequency preset method; PLL; frequency synthesizer; CMOS;
D O I
10.5573/JSTS.2017.17.4.534
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a fast locking technique for a fractional-N PLL frequency synthesizer. The technique directly measures K-VCO on a chip, computes the VCO's target tuning voltage for a given target frequency, and directly sets the loop filter voltage to the target voltage before the PLL begins the normal closed-loop locking process. The closed-loop lock time is significantly minimized because the initial frequency of the VCO are put very close to the desired final target value. The proposed technique is realized and designed for a 4.3-5.3 GHz fractional-N synthesizer in 65 nm CMOS and successfully verified through extensive simulations. The lock time is less than 12.8 ms over the entire tuning range. Simulation verifications demonstrate that the proposed method is very effective in reducing the synthesizer lock time.
引用
收藏
页码:534 / 542
页数:9
相关论文
共 50 条
  • [21] Insights Into Architectural Spurs in High-Performance Fractional-N Frequency Synthesizers
    Kennedy, Michael Peter
    Lu, Xu
    Wang, Xu
    [J]. IEEE OPEN JOURNAL OF THE SOLID-STATE CIRCUITS SOCIETY, 2024, 4 : 238 - 251
  • [22] A fractional spur suppression technique in the fractional-N frequency synthesizer
    Huang, Shui-long
    Zhang, Hai-ying
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2011, 66 (03) : 455 - 458
  • [23] A 66-fs-rms Jitter 12.8-to-15.2-GHz Fractional-N Bang-Bang PLL With Digital Frequency-Error Recovery for Fast Locking
    Santiccioli, Alessio
    Mercandelli, Mario
    Bertulessi, Luca
    Parisi, Angelo
    Cherniak, Dmytro
    Lacaita, Andrea L.
    Samori, Carlo
    Levantino, Salvatore
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2020, 55 (12) : 3349 - 3361
  • [24] A fractional spur suppression technique in the fractional-N frequency synthesizer
    Shui-long Huang
    Hai-ying Zhang
    [J]. Analog Integrated Circuits and Signal Processing, 2011, 66 : 455 - 458
  • [25] A Time Amplifier Assisted Frequency-to-Digital Converter Based Digital Fractional-N PLL
    Helal, Eslam
    Alvarez-Fontecilla, Enrique
    Eissa, Amr, I
    Galton, Ian
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2021, 56 (09) : 2711 - 2723
  • [26] COMPARISON OF SIGMA-DELTA MODULATOR FOR FRACTIONAL-N PLL FREQUENCY SYNTHESIZER
    Mao Xiaojian Yang Huazhong Wang Hui (Department of Electronic Engineering
    [J]. Journal of Electronics(China), 2007, (03) : 374 - 379
  • [27] A 3.5 GHz Digital Fractional-N PLL Frequency Synthesizer Based on Ring Oscillator Frequency-to-Digital Conversion
    Weltin-Wu, Colin
    Zhao, Guobi
    Galton, Ian
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2015, 50 (12) : 2988 - 3002
  • [28] A 1.9-3.8 GHz ΔΣ Fractional-N PLL Frequency Synthesizer With Fast Auto-Calibration of Loop Bandwidth and VCO Frequency
    Shin, Jaewook
    Shin, Hyunchol
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2012, 47 (03) : 665 - 675
  • [29] ΔΣ Fractional-N PLL With Hybrid IIR Noise Filtering
    Tao, Jingcheng
    Heng, Chun-Huat
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2020, 67 (06) : 1004 - 1008
  • [30] A Study of Self-Dithering for ΔΣ Fractional-N PLL
    Kato, Yuji
    Ioka, Eri
    Matsuya, Yasuyuki
    [J]. ELECTRONICS AND COMMUNICATIONS IN JAPAN, 2015, 98 (01) : 9 - 14