Initial Frequency Preset Technique for Fast Locking Fractional-N PLL Synthesizers

被引:4
作者
Sohn, Jihoon [1 ]
Shin, Hyunchol [1 ]
机构
[1] Kwangwoon Univ, Dept Radio Sci & Engn, Seoul, South Korea
关键词
Lock time; initial frequency preset method; PLL; frequency synthesizer; CMOS;
D O I
10.5573/JSTS.2017.17.4.534
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a fast locking technique for a fractional-N PLL frequency synthesizer. The technique directly measures K-VCO on a chip, computes the VCO's target tuning voltage for a given target frequency, and directly sets the loop filter voltage to the target voltage before the PLL begins the normal closed-loop locking process. The closed-loop lock time is significantly minimized because the initial frequency of the VCO are put very close to the desired final target value. The proposed technique is realized and designed for a 4.3-5.3 GHz fractional-N synthesizer in 65 nm CMOS and successfully verified through extensive simulations. The lock time is less than 12.8 ms over the entire tuning range. Simulation verifications demonstrate that the proposed method is very effective in reducing the synthesizer lock time.
引用
收藏
页码:534 / 542
页数:9
相关论文
共 17 条
[1]  
Bachmann C, 2014, ISSCC DIG TECH PAP I, V57, P186, DOI 10.1109/ISSCC.2014.6757393
[2]   A Dynamic Phase Error Compensation Technique for Fast-Locking Phase-Locked Loops [J].
Chiu, Wei-Hao ;
Huang, Yu-Hsiang ;
Lin, Tsung-Hsien .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (06) :1137-1149
[3]  
KUANG X, 2006, IEEE INT SOL STAT CI, P741
[4]  
Liu YH, 2013, ISSCC DIG TECH PAP I, V56, P446, DOI 10.1109/ISSCC.2013.6487808
[5]   A 1.1-mW-RX -81.4-dBm Sensitivity CMOS Transceiver for Bluetooth Low Energy [J].
Masuch, Jens ;
Delgado-Restituto, Manuel .
IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2013, 61 (04) :1660-1673
[6]   Distributed MOS varactor biasing for VCO gain equalization in 0.13μm CMOS technology [J].
Mira, J ;
Divel, T ;
Ramet, S ;
Begueret, JB ;
Deval, Y .
2004 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS (RFIC) SYMPOSIUM, DIGEST OF PAPERS, 2004, :131-134
[7]  
Pengg F, 2013, IEEE RAD FREQ INTEGR, P71
[8]  
Shin J., 2007, J SEMICONDUCTOR TECH, V7, P267
[9]   A 1.9-3.8 GHz ΔΣ Fractional-N PLL Frequency Synthesizer With Fast Auto-Calibration of Loop Bandwidth and VCO Frequency [J].
Shin, Jaewook ;
Shin, Hyunchol .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2012, 47 (03) :665-675
[10]   A CMOS Charge Pump Circuit with Short Turn-on Time for Low-spur PLL Synthesizers [J].
Sohn, Jihoon ;
Shin, Hyunchol .
JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2016, 16 (06) :873-879