Design and statistical analysis of low power and high speed 10T static random access memory cell

被引:22
作者
Prasad, Govind [1 ]
Kumari, Neha [2 ]
Mandi, Bipin Chandra [1 ]
Ali, Maifuz [1 ]
机构
[1] IIIT Naya Raipur, Dept Elect & Commun Engn, Chhattisgarh 493661, India
[2] NIT Raipur, Dept Elect Engn, Chhattisgarh, India
关键词
bit line; power consumption; static noise margin; word line; SRAM CELL; READ STABILITY; IMPACT;
D O I
10.1002/cta.2802
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Static random access memory (SRAM)-based cache memory is an essential part of electronic devices. As the technology node reduces, the power loss and stability has become the major problems. Several SRAM cells had been developed to address the stability and power loss problem. But still, it is a challenge to achieve balance performance among all the parameters of the SRAM cell for sub-nanometer technology. This paper proposes a novel SRAM cell, which is having comparatively less total, static power loss, less delay, and high stability compared with the conventional cells for 45-nm complementary metal-oxide-semiconductor (CMOS) technology. The total power cost of the proposed 10T cell has been reduced by 90.3%, 85.84%, 51.02%, and 90.9% compared with 6T, N-controlled (NC), 10T sub, and 10T, respectively. Similarly, the static power cost of the proposed cell has been reduced by 55.17%, 5.72%, -41.6%, and 52.9% compared with 6T, NC, 10T-sub, and 10T, respectively. The proposed cell provides better stability, less delay, and comparable area compared with other considered 10T cells. Finally, the Monte Carlo (MC) simulation and process analysis of SRAM cells validate the efficiency of the proposed 10T cell.
引用
收藏
页码:1319 / 1328
页数:10
相关论文
共 19 条
  • [11] A near-threshold 10T differential SRAM cell with high read and write margins for tri-gated FinFET technology
    Limachia, Mitesh
    Thakker, Rajesh
    Kothari, Nikhil
    [J]. INTEGRATION-THE VLSI JOURNAL, 2018, 61 : 125 - 137
  • [12] Characterization of a novel nine-transistor SRAM cell
    Liu, Zhiyu
    Kursun, Volkan
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2008, 16 (04) : 488 - 492
  • [13] Statistical analysis of low-power SRAM cell structure
    Prasad, Govind
    Anand, Alekhya
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2015, 82 (01) : 349 - 358
  • [14] RAHMAN N, 2013, INT J COMPUTER APPL, V66, P20
  • [15] Process Invariant Schmitt Trigger Based Static Random Access Memory Cell with High Read Stability for Low Power Applications
    Rajput, Amit Singh
    Pattanaik, Manisha
    Tiwari, R. K.
    [J]. JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2019, 14 (06) : 746 - 752
  • [16] SRAM Cell Stability: A Dynamic Perspective
    Sharifkhani, Mohammad
    Sachdev, Manoj
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (02) : 609 - 619
  • [17] A write-improved low-power 12T SRAM cell for wearable wireless sensor nodes
    Sharma, Vishal
    Vishvakarma, Santosh
    Chouhan, Shailesh Singh
    Halonen, Kari
    [J]. INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2018, 46 (12) : 2314 - 2333
  • [18] A read-static-noise-margin-free SRAM cell for low-VDD and high-speed applications
    Takeda, K
    Hagihara, Y
    Aimoto, Y
    Nomura, M
    Nakazawa, Y
    Ishii, T
    Kobatake, H
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (01) : 113 - 121
  • [19] Low-leakage sub-threshold 9T-SRAM cell in 14-nm FinFET technology
    Zeinali, Behzad
    Madsen, Jens Kargaard
    Raghavan, Praveen
    Moradi, Farshad
    [J]. INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2017, 45 (11) : 1647 - 1659