Design and statistical analysis of low power and high speed 10T static random access memory cell

被引:22
作者
Prasad, Govind [1 ]
Kumari, Neha [2 ]
Mandi, Bipin Chandra [1 ]
Ali, Maifuz [1 ]
机构
[1] IIIT Naya Raipur, Dept Elect & Commun Engn, Chhattisgarh 493661, India
[2] NIT Raipur, Dept Elect Engn, Chhattisgarh, India
关键词
bit line; power consumption; static noise margin; word line; SRAM CELL; READ STABILITY; IMPACT;
D O I
10.1002/cta.2802
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Static random access memory (SRAM)-based cache memory is an essential part of electronic devices. As the technology node reduces, the power loss and stability has become the major problems. Several SRAM cells had been developed to address the stability and power loss problem. But still, it is a challenge to achieve balance performance among all the parameters of the SRAM cell for sub-nanometer technology. This paper proposes a novel SRAM cell, which is having comparatively less total, static power loss, less delay, and high stability compared with the conventional cells for 45-nm complementary metal-oxide-semiconductor (CMOS) technology. The total power cost of the proposed 10T cell has been reduced by 90.3%, 85.84%, 51.02%, and 90.9% compared with 6T, N-controlled (NC), 10T sub, and 10T, respectively. Similarly, the static power cost of the proposed cell has been reduced by 55.17%, 5.72%, -41.6%, and 52.9% compared with 6T, NC, 10T-sub, and 10T, respectively. The proposed cell provides better stability, less delay, and comparable area compared with other considered 10T cells. Finally, the Monte Carlo (MC) simulation and process analysis of SRAM cells validate the efficiency of the proposed 10T cell.
引用
收藏
页码:1319 / 1328
页数:10
相关论文
共 19 条
  • [1] The impact of random device variation on SRAM cell stability in sub-90-nm CMOS technologies
    Agarwal, Kanak
    Nassif, Sani
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2008, 16 (01) : 86 - 97
  • [2] Analog circuits in ultra-deep-submicron CMOS
    Annema, AJ
    Nauta, B
    van Langevelde, R
    Tuinhout, H
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (01) : 132 - 143
  • [3] The impact of intrinsic device fluctuations on CMOS SRAM cell stability
    Bhavnagarwala, AJ
    Tang, XH
    Meindl, JD
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (04) : 658 - 665
  • [4] A 32 kb 10T Sub-Threshold SRAM Array With Bit-Interleaving and Differential Read Scheme in 90 nm CMOS
    Chang, Ik Joon
    Kim, Jae-Joon
    Park, Sang Phill
    Roy, Kaushik
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (02) : 650 - 658
  • [5] Importance Sampling Monte Carlo simulations for accurate estimation of SRAM yield
    Doom, T. S.
    ter Maten, E. J. W.
    Croon, J. A.
    Di Bucchianico, A.
    Wittich, O.
    [J]. ESSCIRC 2008: PROCEEDINGS OF THE 34TH EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2008, : 230 - +
  • [6] NC-SRAM - A low-leakage memory circuit for ultra deep submicron designs
    Elakkumanan, P
    Narasimhan, A
    Sridhar, R
    [J]. IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2003, : 3 - 6
  • [7] Area and Energy-Efficient Complementary Dual-Modular Redundancy Dynamic Memory for Space Applications
    Giterman, Robert
    Atias, Lior
    Teman, Adam
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (02) : 502 - 509
  • [8] Read stability and write-ability analysis of SRAM cells for nanometer technologies
    Grossar, Evelyn
    Stucchi, Michele
    Maex, Karen
    Dehaene, Wim
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (11) : 2577 - 2588
  • [9] Performance and Energy-Efficient Design of STT-RAM Last-Level Cache
    Hameed, Fazal
    Khan, Asif Ali
    Castrillon, Jeronimo
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2018, 26 (06) : 1059 - 1072
  • [10] Design and analysis of CNTFET based 10T SRAM for high performance at nanoscale
    Kumar, Mukesh
    Ubhi, Jagpal Singh
    [J]. INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2019, 47 (11) : 1775 - 1785