Energy-Performance Tradeoffs in Processor Architecture and Circuit Design: A Marginal Cost Analysis

被引:0
作者
Azizi, Omid [1 ]
Mahesri, Aqeel
Lee, Benjamin C. [1 ]
Patel, Sanjay J.
Horowitz, Mark [1 ]
机构
[1] Stanford Univ, Dept Elect Engn, Stanford, CA 94305 USA
来源
ISCA 2010: THE 37TH ANNUAL INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE | 2010年
关键词
Microarchitecture; Energy efficiency; Design trade-offs; Optimization; Design space exploration; Co-optimization; SPACE EXPLORATION; POWER; MICROARCHITECTURE;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Power consumption has become a major constraint in the design of processors today. To optimize a processor for energy-efficiency requires an examination of energy-performance trade-offs in all aspects of the processor design space, including both architectural and circuit design choices. In this paper, we apply an integrated architecture-circuit optimization framework to map out energy-performance trade-offs of several different high-level processor architectures. We show how the joint architecture-circuit space provides a trade-off range of approximately 6.5x in performance for 4x energy, and we identify the optimal architectures for different design objectives. We then show that many of the designs in this space come at very high marginal costs. Our results show that, for a large range of design objectives, voltage scaling is effective in efficiently trading off performance and energy, and that the choice of optimal architecture and circuits does not change much during voltage scaling. Finally, we show that with only two designs-a dual-issue in-order design and a dual-issue out-of-order design, both properly optimized-a large part of the energy-performance trade-off space can be covered within 3% of the optimal energy-efficiency.
引用
收藏
页码:26 / 36
页数:11
相关论文
共 27 条
[21]  
MURALIMANOHAR N, 2007, MICRO DEC
[22]  
Patil D., Joint supply, threshold voltage and sizing optimization for design of robust digital circuits
[23]   Robust energy-efficient adder topologies [J].
Patil, Dinesh ;
Azizi, Omid ;
Horowitz, Mark ;
Ho, Ron ;
Ananthraman, Rajesh .
18TH IEEE SYMPOSIUM ON COMPUTER ARITHMETIC, PROCEEDINGS, 2007, :16-+
[24]   A 1.0-GHz single-issue 64-bit PowerPC integer processor [J].
Silberman, J ;
Aoki, N ;
Boerstler, D ;
Burns, JL ;
Dhong, S ;
Essbaum, A ;
Ghoshal, U ;
Heidel, D ;
Hofstee, P ;
Lee, KT ;
Meltzer, D ;
Ngo, H ;
Nowka, K ;
Posluszny, S ;
Takahashi, O ;
Vo, I ;
Zoric, B .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (11) :1600-1608
[25]   Optimizing pipelines for power and performance [J].
Srinivasan, V ;
Brooks, D ;
Gschwind, M ;
Bose, P ;
Zyuban, V ;
Strenski, PN ;
Emma, PG .
35TH ANNUAL IEEE/ACM INTERNATIONAL SYMPOSIUM ON MICROARCHITECTURE (MICRO-35), PROCEEDINGS, 2002, :333-344
[26]   Integrated analysis of power and performance for pipelined microprocessors [J].
Zyuban, V ;
Brooks, D ;
Srinivasan, V ;
Gschwind, M ;
Bose, P ;
Strenski, PN ;
Emma, PG .
IEEE TRANSACTIONS ON COMPUTERS, 2004, 53 (08) :1004-1016
[27]  
Zyuban V, 2002, ISLPED'02: PROCEEDINGS OF THE 2002 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, P166, DOI 10.1109/LPE.2002.1029589