A 7.9 μA multi-step phase-domain ADC for GFSK demodulators

被引:1
作者
Gao, Shaoquan [1 ]
Jiang, Hanjun [1 ]
Weng, Zhaoyang [1 ]
Guo, Yanshu [1 ,2 ]
Dong, Jingjing [1 ]
Li, Fule [1 ]
Wang, Zhihua [1 ]
机构
[1] Tsinghua Univ, Inst Microelect, Tsinghua Natl Lab Informat Sci & Technol, Beijing, Peoples R China
[2] Tsinghua Univ, Res Inst, Shenzhen, Guangdong, Peoples R China
关键词
Combiner; Comparator; GFSK demodulator; Multi-step; Ph-ADC; AREA NETWORKS; LOW-ENERGY; TRANSCEIVER; CMOS; RECEIVER;
D O I
10.1007/s10470-017-1081-5
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The phase-domain analog-to-digital converter (Ph-ADC) is proved to be more power efficient than traditional amplitude ADCs in wireless receivers . A low power multi-step Ph-ADC for zero intermediate frequency (IF) GFSK receivers as defined in Bluetooth low energy protocol is proposed in this paper. With dedicatedly designed binary code scheme and multi-step operation, the Ph-ADC requires only 52 current elements and one comparator, in contrast to the design in literature using 260 current elements and 8 comparators. Non-idealities due to transconductance errors and offset errors are theoretically analyzed, followed by a design strategy to minimize trip point errors. Simulation results show that the digital intensive Ph-ADC consumes only 7.9 mu A current from a 1.8 V supply when implemented in a 180 nm CMOS process. Monte-Carlo simulations show that the maximum trip point error is only 2.3A degrees, which is less than 1/8 least significant bit. When the Ph-ADC is used in a GFSK demodulator, the required IF E-b/N-0 is 13.5 dB to achieve a bit error rates of 0.1%.
引用
收藏
页码:49 / 63
页数:15
相关论文
共 19 条
[1]  
Banerjee B., 2010, P NORCHIP C, P1
[2]  
Bluetooth SIG, 2010, SPEC BLUET SYST V4 0
[3]   A 0.95-mW 6-b 700-MS/s Single-Channel Loop-Unrolled SAR ADC in 40-nm CMOS [J].
Chen, Long ;
Ragab, Kareem ;
Tang, Xiyuan ;
Song, Jeonggoo ;
Sanyal, Arindam ;
Sun, Nan .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2017, 64 (03) :244-248
[4]   A 6-bit 600-MS/s 5.3-mW asynchronous ADC in 0.13-μm CMOS [J].
Chen, Shuo-Wei Michael ;
Brodersen, Robert W. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (12) :2669-2680
[5]  
Chung Y. H., 2017, IEEE T VERY LARGE SC, V99, P1
[6]   A 2.4-GHz BAW-Based Transceiver for Wireless Body Area Networks [J].
Contaldo, Matteo ;
Banerjee, Budhaditya ;
Ruffieux, David ;
Chabloz, Jeremie ;
Le Roux, Erwan ;
Enz, Christian C. .
IEEE TRANSACTIONS ON BIOMEDICAL CIRCUITS AND SYSTEMS, 2010, 4 (06) :391-399
[7]  
Gao S., 2017, P IEEE INT S CIRC SY, P1197
[8]  
Le Roux Erwan, 2010, 2010 IEEE International Solid-State Circuits Conference (ISSCC), P464, DOI 10.1109/ISSCC.2010.5433848
[9]   A Comparative Analysis of Phase-Domain ADC and Amplitude-Domain IQ ADC [J].
Liu, Yao ;
Lotfi, Reza ;
Hu, Yongchang ;
Serdijn, Wouter A. .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2015, 62 (03) :671-679
[10]  
Liu Y, 2014, PROC EUR SOLID-STATE, P275, DOI 10.1109/ESSCIRC.2014.6942075