A Burst-Mode Digital Receiver With Programmable Input Jitter Filtering for Energy Proportional Links

被引:21
作者
Choi, Woo-Seok [1 ]
Anand, Tejasvi [1 ]
Shu, Guanghua [1 ]
Elshazly, Amr [2 ]
Hanumolu, Pavan Kumar [1 ]
机构
[1] Univ Illinois, Dept Elect & Comp Engn, Urbana, IL 61801 USA
[2] Intel Corp, Hillsboro, OR 97124 USA
基金
美国国家科学基金会;
关键词
Burst-mode receiver; clock and data recovery; digital CDR; edge injection; gated VCO; jitter transfer; jitter tolerance; phase noise; CLOCK; TRANSCEIVER; INTERFACE;
D O I
10.1109/JSSC.2015.2390613
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A full-rate burst-mode receiver that achieves fast on/off operation needed for energy-proportional links is presented. By injecting input data edges into the oscillator embedded in a classical Type-II digital clock and data recovery (CDR) circuit, the proposed receiver achieves instantaneous phase-locking and input jitter filtering simultaneously. In other words, the proposed CDR combines the advantages of conventional feed-forward and feedback architectures to achieve energy-proportional operation. By controlling the number of data edges injected into the oscillator, both the jitter transfer bandwidth and the jitter tolerance corner are accurately controlled. The feedback loop also corrects for any frequency error and helps improve CDR's immunity to oscillator frequency drift during the power-on and -off states. This also improves CDR's tolerance to consecutive identical digits present in the input data. Fabricated in a 90 nm CMOS process, the prototype receiver instantaneously locks onto the very first data edge and consumes 6.1 mW at 2.2 Gb/s. Owing to its short power-on time, the receiver's energy efficiency varies only from 2.77 pJ/bit to 3.87 pJ/bit when the effective data rate is varied from 0.44 Gb/s to 2.2 Gb/s. Input sensitivity of the receiver is 36 mV for a BER of 10(-12).
引用
收藏
页码:737 / 748
页数:12
相关论文
共 26 条
[1]  
Abiri B., 2011, 2011 IEEE International Solid-State Circuits Conference (ISSCC 2011), P154, DOI 10.1109/ISSCC.2011.5746261
[2]  
Anand T., 2014, IEEE INT SOL STAT CI, P256
[3]  
[Anonymous], 2011, P 2011 IEEE CUST INT
[4]  
Bae YC, 2004, 2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 4, PROCEEDINGS, P788
[5]   The case for energy-proportional computing [J].
Barroso, Luiz Andre ;
Hoelzle, Urs .
COMPUTER, 2007, 40 (12) :33-+
[6]   A Dynamic Phase Error Compensation Technique for Fast-Locking Phase-Locked Loops [J].
Chiu, Wei-Hao ;
Huang, Yu-Hsiang ;
Lin, Tsung-Hsien .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (06) :1137-1149
[7]  
Choi W. S., 2013, IEEE S VLSI CIRC, P280
[8]  
Do-Hwan Oh, 2007, 2007 IEEE International Solid-State Circuits Conference (IEEE Cat. No.07CH37858), P222
[9]   Clock Multiplication Techniques Using Digital Multiplying Delay-Locked Loops [J].
Elshazly, Amr ;
Inti, Rajesh ;
Young, Brian ;
Hanumolu, Pavan Kumar .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2013, 48 (06) :1416-1428
[10]   A 12.3-mW 12.5-Gb/s Complete Transceiver in 65-nm CMOS Process [J].
Fukuda, Koji ;
Yamashita, Hiroki ;
Ono, Goichi ;
Nemoto, Ryo ;
Suzuki, Eiichi ;
Masuda, Noboru ;
Takemoto, Takashi ;
Yuki, Fumio ;
Saito, Tatsuya .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (12) :2838-2849