Phase shift lithography in the manufacture of sub-120 nm low-voltage DSP circuits

被引:1
|
作者
Kizilyalli, IC [1 ]
Watson, GP [1 ]
Kohler, RA [1 ]
Nalamasu, O [1 ]
Harriott, LR [1 ]
机构
[1] Lucent Technol, Murray Hill, NJ 07974 USA
关键词
D O I
10.1109/IEDM.2000.904445
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper the successful integration of alternating aperture phase-shift lithography methodology into a 0.12 mum random-logic CMOS process flow is discussed. This methodology enabled the fabrication of a digital signal processor (DSP) operating at 100 MHz with a 1.0 V Supply voltage with a measured stand-by current of less than 100 muA and a dynamic power dissipation of 0.23 mW/MHz. The phase-shifted DSP chip clocks above 170 MHz at 1.5 V, a threefold improvement over the 0.24 mum device, demonstrating an improvement approximately proportional to 1/L-2. A commercially available software tool was used to generate the phase-shift mask patterns to reach this milestone DSP performance. Two million transistors in this DSP integrated circuit with critical dimensions (CD) of 0.24 mum are phase shifted down to gate lengths below 0.12 mum. The CMOS process flow is optimized to achieve a low power-delay product and transistor implants are designed for conventionally designed circuits to be operational at low voltages. The technology features symmetric NMOS/PMOS threshold-voltage, nitrogen incorporated gate oxides, and a novel WSi/WSiN-polycide gate electrode stack to prevent Boron lateral diffusion.
引用
收藏
页码:829 / 832
页数:4
相关论文
共 36 条
  • [31] A Low-Voltage Bulk-Drain-Driven Read Scheme for Sub-0.5 V 4 Mb 65 nm Logic-Process Compatible Embedded Resistive RAM (ReRAM) Macro
    Chang, Meng-Fan
    Wu, Che-Wei
    Kuo, Chia-Cheng
    Shen, Shin-Jang
    Yang, Sue-Meng
    Lin, Ku-Feng
    Shen, Wen-Chao
    King, Ya-Chin
    Lin, Chorng-Jung
    Chih, Yu-Der
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2013, 48 (09) : 2250 - 2259
  • [32] Comparative study of binary intensity mask and attenuated phase shift mask using hyper-NA immersion lithography for sub-45nm era - art. no. 69240H
    Eom, Tae-Seung
    Park, Jun-Taek
    Kang, Jung-Hyun
    Park, Sarohari
    Koo, Sunyoung
    Kim, Jin-Soo
    Lee, Byoung-Hoon
    Lim, Clang-Moon
    Kim, HyeongSoo
    Moon, Seung-Chan
    OPTICAL MICROLITHOGRAPHY XXI, PTS 1-3, 2008, 6924 : H9240 - H9240
  • [33] A 90 nm CMOS Low Phase Noise Sub-harmonically Injection-locked Voltage-controlled Oscillator with FLL Self-alignment Technique
    Yeh, Yen-Liang
    Huang, Shu-Yan
    Shen, Yi-En
    Chang, Hong-Yeh
    2016 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM (IMS), 2016,
  • [34] Self-Aligned Top-Gate Amorphous InGaZnO TFTs With Plasma Enhanced Chemical Vapor Deposited Sub-10 nm SiO2 Gate Dielectric for Low-Voltage Applications
    Zhang, Yuqing
    Yang, Huan
    Peng, Hao
    Cao, Yunkai
    Qin, Ludong
    Zhang, Shengdong
    IEEE ELECTRON DEVICE LETTERS, 2019, 40 (09) : 1459 - 1462
  • [35] Development of a High Power Density GaN-based Transistor Low-Voltage High-Current Phase-Shift Full-Bridge Current Doubler Converter for Electric Vehicles
    Kim, Sangjin
    Naradhipa, Adhistira M.
    Choi, Sewan
    2019 IEEE ENERGY CONVERSION CONGRESS AND EXPOSITION (ECCE), 2019, : 1364 - 1369