A 2.5-V 14-bit, 180-mW cascaded ΣΔ ADC for ADSL2+ application

被引:9
作者
Chang, Teng-Hung [1 ]
Dung, Lan-Rong
Guo, Jwin-Yen
Yang, Kai-Jiun
机构
[1] Natl Chiao Tung Univ, Dept Elect & Control Engn, Hsinchu 30010, Taiwan
[2] Trenchip Technol, Hsinchu, Taiwan
关键词
analog-to-digital conversion; asymmetric digital subscriber line (ADSL); multistage; resonator-based topology; sigma-delta Sigma Delta modulation;
D O I
10.1109/JSSC.2007.906186
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a sigma-delta (Sigma Delta) analog-to-digital converter (ADC) for the extended bandwidth asymmetric digital subscriber line application. The core of the ADC is a cascaded 2-1-1 Sigma Delta modulator that employs a resonator-based topology in the first stage, three tri-level quantizers, and two different pairs of reference voltages. As shown in the experimental result, for a 2.2-MHz signal bandwidth, the ADC achieves a dynamic range of 86 dB and a peak signal-to-noise and distortion ratio of 78 dB with an oversampling ratio of 16. It is implemented in a 0.25 mu tm CMOS technology, in a 2.8 mm(2) active area including decimation filter and reference voltage buffers, and dissipates 180 mW from a 2.5-V power supply.
引用
收藏
页码:2357 / 2368
页数:12
相关论文
共 20 条
[1]  
Balmelli P., 2003, THESIS SWISS FEDERAL
[2]   Highly linear 2.5-V CMOS ΣΔ modulator for ADSL+ [J].
del Río, R ;
de la Rosa, JM ;
Pérez-Verdú, B ;
Delgado-Restituto, M ;
Domínguez-Castro, R ;
Medeiro, F ;
Rodríguez-Vázquez, A .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2004, 51 (01) :47-62
[3]   A 5-V single-chip delta-sigma audio A/D converter with 111 dB dynamic range [J].
Fujimori, I ;
Koyama, K ;
Trager, D ;
Tam, F ;
Longo, L .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1997, 32 (03) :329-336
[4]   A 3.3-V, 15-bit, delta-sigma ADC with a signal bandwidth of 1.1 MHz for ADSL applications [J].
Geerts, Y ;
Marques, AM ;
Steyaert, MSJ ;
Sansen, W .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (07) :927-936
[5]   A high-performance multibit ΔΣ CMOS ADC [J].
Geerts, Y ;
Steyaert, MSJ ;
Sansen, W .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (12) :1829-1840
[6]  
Goodenough F, 1996, ELECTRON DES, V44, P96
[7]   A 64-MHz clock-rate ΣΔ ADC with 88-dB SNDR and-105-dB IM3 distortion at a 1.5-MHz signal frequency [J].
Gupta, SK ;
Fong, V .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (12) :1653-1661
[8]   High-order multibit modulators and pseudo data-weighted-averaging in low-oversampling ΔΣ ADCs for broad-band applications [J].
Hamoui, AA ;
Martin, KW .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2004, 51 (01) :72-85
[9]   A 14-bit ΔΣ ADC with 8x OSR and 4-MHz conversion bandwidth in a 0.18-μm CMOS process [J].
Jiang, RX ;
Fiez, TS .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2004, 39 (01) :63-74
[10]   A wideband CMOS sigma-delta modulator with incremental data weighted averaging [J].
Kuo, TH ;
Chen, KD ;
Yeng, HR .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (01) :11-17