Stochastic degradation modeling and simulation for analog integrated circuits in nanometer CMOS

被引:0
|
作者
Gielen, Georges [1 ]
Maricau, Elie [1 ]
机构
[1] Katholieke Univ Leuven, Dept Elect Engn ESAT, Leuven, Belgium
来源
DESIGN, AUTOMATION & TEST IN EUROPE | 2013年
关键词
analog integrated circuits; aging; reliability modeling and simulation; RELIABILITY; VARIABILITY;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Reliability is one of the major concerns in designing integrated circuits in nanometer CMOS technologies. Problems related to transistor degradation mechanisms like NBTI/PBTI or soft gate breakdown cause time-dependent circuit performance degradation. Variability and mismatch between transistors only makes this more severe, while at the same time transistor aging can increase the variability and mismatch in the circuit over time. Finally, in advanced nanometer CMOS, the aging phenomena themselves become discrete, with both the time and the impact of degradation being fully stochastic. This paper explores these problems by means of a circuit example, indicating the time-dependent stochastic nature of offset in a comparator and its impact in flash A/D converters.
引用
收藏
页码:326 / 331
页数:6
相关论文
共 50 条
  • [41] Stochastic Analysis of Deep-Submicrometer CMOS Process for Reliable Circuits Designs
    Zjajo, Amir
    Tang, Qin
    Berkelaar, Michel
    de Gyvez, Jose Pineda
    Di Bucchianico, Alessandro
    van der Meijs, Nick
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2011, 58 (01) : 164 - 175
  • [42] Study and modeling of defects in integrated circuits for their reliability analysis
    Abdelmalek, G. Ait
    Ziani, R.
    Laghrouche, M.
    2012 24TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS (ICM), 2012,
  • [43] Integrated Digital and Analog Circuit Blocks in a Scalable Silicon Carbide CMOS Technology
    Romijn, Joost
    Vollebregt, Sten
    Middelburg, Luke M.
    El Mansouri, Brahim
    van Zeijl, Henk W.
    May, Alexander
    Erlbacher, Tobias
    Zhang, Guoqi
    Sarro, Pasqualina M.
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2022, 69 (01) : 4 - 10
  • [44] A survey on binary decision diagram approaches to symbolic analysis of analog integrated circuits
    Shi, Guoyong
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2013, 74 (02) : 331 - 343
  • [45] Variation range based simplification for meaningful symbolic analysis of analog integrated circuits
    Mohammad Shokouhifar
    Ali Jalali
    Analog Integrated Circuits and Signal Processing, 2017, 90 : 447 - 461
  • [46] A survey on binary decision diagram approaches to symbolic analysis of analog integrated circuits
    Guoyong Shi
    Analog Integrated Circuits and Signal Processing, 2013, 74 : 331 - 343
  • [47] Stochastic Electronics: A Neuro-Inspired Design Paradigm for Integrated Circuits
    Hamilton, Tara Julia
    Afshar, Saeed
    van Schaik, Andre
    Tapson, Jonathan
    PROCEEDINGS OF THE IEEE, 2014, 102 (05) : 843 - 859
  • [48] Circuit Model for Statistical Method Based Reliability Estimation of MOS Transistors and Analog CMOS Circuits
    Kuntman, Ayten
    Kuntman, Hakan
    2018 7TH INTERNATIONAL CONFERENCE ON RELIABILITY, INFOCOM TECHNOLOGIES AND OPTIMIZATION (TRENDS AND FUTURE DIRECTIONS) (ICRITO) (ICRITO), 2018, : 101 - 112
  • [49] Wages: The Worst Transistor Aging Analysis for Large-scale Analog Integrated Circuits via Domain Generalization
    Chen, Tinghuan
    Geng, Hao
    Sun, Qi
    Wan, Sanping
    Sun, Yongsheng
    Yu, Huatao
    Yu, Bei
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2024, 29 (05)
  • [50] Parameter Identification for Behavioral Modeling of Analog Components including Degradation
    Taddiken, Maike
    Hillebrand, Theodor
    Tscherkaschin, Konstantin
    Paul, Steffen
    Peters-Drolshagen, Dagmar
    PROCEEDINGS OF THE 23RD INTERNATIONAL CONFERENCE ON MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS (MIXDES 2016), 2016, : 336 - 340