Stochastic degradation modeling and simulation for analog integrated circuits in nanometer CMOS

被引:0
|
作者
Gielen, Georges [1 ]
Maricau, Elie [1 ]
机构
[1] Katholieke Univ Leuven, Dept Elect Engn ESAT, Leuven, Belgium
来源
DESIGN, AUTOMATION & TEST IN EUROPE | 2013年
关键词
analog integrated circuits; aging; reliability modeling and simulation; RELIABILITY; VARIABILITY;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Reliability is one of the major concerns in designing integrated circuits in nanometer CMOS technologies. Problems related to transistor degradation mechanisms like NBTI/PBTI or soft gate breakdown cause time-dependent circuit performance degradation. Variability and mismatch between transistors only makes this more severe, while at the same time transistor aging can increase the variability and mismatch in the circuit over time. Finally, in advanced nanometer CMOS, the aging phenomena themselves become discrete, with both the time and the impact of degradation being fully stochastic. This paper explores these problems by means of a circuit example, indicating the time-dependent stochastic nature of offset in a comparator and its impact in flash A/D converters.
引用
收藏
页码:326 / 331
页数:6
相关论文
共 50 条
  • [31] An Integrated Reliability Estimation Approach With Stochastic Filtering and Degradation Modeling for Phased-Mission Systems
    Si, Xiao-Sheng
    Hu, Chang-Hua
    Zhang, Qi
    Li, Tianmei
    IEEE TRANSACTIONS ON CYBERNETICS, 2017, 47 (01) : 67 - 80
  • [32] Advanced Monte Carlo Techniques in the Simulation of CMOS Devices and Circuits
    Asenov, Asen
    NUMERICAL METHODS AND APPLICATIONS, 2011, 6046 : 41 - 49
  • [33] Variability modeling in near-threshold CMOS digital circuits
    Slimani, M.
    Silveira, E.
    Matherat, P.
    MICROELECTRONICS JOURNAL, 2015, 46 (12) : 1313 - 1324
  • [34] Analog Integrated Circuits Parameters Online Test System for Accelerated Test
    Huang, Jiaoying
    Cui, Can
    Gao, Cheng
    Lv, Xubo
    PROCEEDINGS OF 2016 11TH INTERNATIONAL CONFERENCE ON RELIABILITY, MAINTAINABILITY AND SAFETY (ICRMS'2016): INTEGRATING BIG DATA, IMPROVING RELIABILITY & SERVING PERSONALIZATION, 2016,
  • [35] Evolutionary based simplified symbolic PSRR analysis of analog integrated circuits
    Mohammad Shokouhifar
    Ali Jalali
    Analog Integrated Circuits and Signal Processing, 2016, 86 : 189 - 205
  • [36] LAYGEN II-Automatic Layout Generation of Analog Integrated Circuits
    Martins, Ricardo
    Lourenco, Nuno
    Horta, Nuno
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2013, 32 (11) : 1641 - 1654
  • [37] Analog integrated circuits for the Lotka-Volterra competitive neural networks
    Asai, T
    Ohtani, M
    Yonezu, H
    IEEE TRANSACTIONS ON NEURAL NETWORKS, 1999, 10 (05): : 1222 - 1231
  • [38] Symbolic network analysis methods for practical analog integrated circuits: A survey
    Wambacq, P
    Gielen, GGE
    Sansen, W
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1998, 45 (10): : 1331 - 1341
  • [39] Evolutionary based simplified symbolic PSRR analysis of analog integrated circuits
    Shokouhifar, Mohammad
    Jalali, Ali
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2016, 86 (02) : 189 - 205
  • [40] A Platform for Placement of Analog Integrated Circuits Using Satisfiability Modulo Theories
    Saif, Sherif M.
    Dessouky, Mohamed
    El-Kharashi, M. Watheq
    Abbas, Hazem
    Nassar, Salwa
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2016, 25 (05)