Leakage minimization of SRAM cells in a dual-Vt and dual-Tox technology

被引:34
作者
Amelifard, Behnam [1 ]
Fallah, Farzan [2 ]
Pedram, Massoud [1 ]
机构
[1] Univ So Calif, Dept Elect Engn Syst, Los Angeles, CA 90089 USA
[2] Fujitsu Labs Amer, Sunnyvale, CA 94085 USA
基金
美国国家科学基金会;
关键词
low-power design; multiple T-ox; multiple V-t; static random access memory (SRAM); subthreshold leakage; tunneling gate leakage;
D O I
10.1109/TVLSI.2008.2000459
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Aggressive CMOS scaling results in low threshold voltage and thin oxide thickness for transistors manufactured in deep submicrometer regime. As a result, reducing the subthreshold and tunneling gate leakage currents has become one of the most important criteria in the design of VLSI circuits. This paper presents a method based on dual-V-t and dual-T-ox assignment to reduce the total leakage power dissipation of static random access memories (SRAMs) while maintaining their performance. The proposed method is based on the observation that read and write delays of a memory cell in an SRAM block depend on the physical distance of the cell from the sense amplifier and the decoder. Thus, the idea is to deploy different configurations of six-transistor SRAM cells corresponding to different threshold voltage and oxide thickness assignments for the transistors. Unlike other techniques for low-leakage SRAM design, the proposed technique incurs neither area nor delay overhead. In addition, it results in a minor change in the SRAM design flow. The leakage saving achieved by using this technique is a function of the values of the high threshold voltage and the oxide thickness, as well as the number of rows and columns in the cell array. Simulation results with a 65-nm process demonstrate that this technique can reduce the total leakage power dissipation of a 64 x 512 SRAM array by 33% and that of a 32 x 512 SRAM array by 40%.
引用
收藏
页码:851 / 860
页数:10
相关论文
共 35 条
[1]  
Agarwal A, 2002, DES AUT CON, P473, DOI 10.1109/DAC.2002.1012671
[2]  
Amelifard B, 2006, DES AUT TEST EUROPE, P994
[3]  
Amelifard B, 2006, ISQED 2006: PROCEEDINGS OF THE 7TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, P729
[4]  
[Anonymous], P S VLSI CIRC
[5]  
[Anonymous], 2003, INT TECHN ROADM SEM
[6]   Low-leakage asymmetric-cell SRAM [J].
Azizi, N ;
Najm, FN ;
Moshovos, A .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2003, 11 (04) :701-715
[7]   The impact of intrinsic device fluctuations on CMOS SRAM cell stability [J].
Bhavnagarwala, AJ ;
Tang, XH ;
Meindl, JD .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (04) :658-665
[8]   A circuit-level perspective of the optimum gate oxide thickness [J].
Bowman, KA ;
Wang, LH ;
Tang, XH ;
Meindl, JD .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2001, 48 (08) :1800-1810
[9]  
CHAU R, 2003, P INT WORKSH GAT INS, P124
[10]  
DE V, 2001, DESIGN HIGH PERFORMA