Methodology to Improve Yield in Analog Circuits by Using Geometric Programming

被引:0
作者
Saenz, Jorge Johanny [1 ]
Roa, Elkim
Pabon, Armando Ayala
Van Noije, Wilhelmus [1 ]
机构
[1] Univ Sao Paulo, Sch Engn, Dept Elect Syst, Sao Paulo, Brazil
来源
SBCCI 2010: 23RD SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, PROCEEDINGS | 2010年
关键词
Optimization; Yield; Geometric Programming; Voltage Reference; Mismatch; MISMATCH;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A CAD methodology to design analog circuits via geometric programming (GP) involving manufacturing issues is proposed. A functional approach by sensitivity analysis from dimensional variables is used to obtain the design space. A mismatch analysis using the Pelgrom's model defines the minimum area to ensure parametric yield requirements. With the information of the design space and minimum area, performance and yield are optimized with a new strategy called best-effort. This methodology is validated through the design of a sub-threshold voltage reference [1]. In this work a 3.25ppm/degrees C temperature coefficient is obtained with a deviation nine times lower but occupying the same area than the one using the GP strategy without manufacturing issues. Further, it is shown how an appropriate sizing can improve the yield up to 24%.
引用
收藏
页码:140 / 145
页数:6
相关论文
共 50 条
[31]   Automated Design of Analog Circuits Using Reinforcement Learning [J].
Settaluri, Keertana ;
Liu, Zhaokai ;
Khurana, Rishubh ;
Mirhaj, Arash ;
Jain, Rajeev ;
Nikolic, Borivoje .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2022, 41 (09) :2794-2807
[32]   Efficient parasitic-aware hybrid sizing methodology for analog and RF integrated circuits [J].
Liao, Tuotian ;
Zhang, Lihong .
INTEGRATION-THE VLSI JOURNAL, 2018, 62 :301-313
[33]   Fast Parasitic-Aware Synthesis Methodology for High-Performance Analog Circuits [J].
Ahmed, Abdullah Al Iftekhar ;
Zhang, Lihong .
2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, :2155-2158
[34]   An Automated Design Methodology for Yield Aware Analog Circuit Synthesis in Submicron Technology [J].
Deyati, Sabyasachi ;
Mandal, Pradip .
2011 12TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2011, :235-241
[35]   Incorporating Promotional Effects in Sales Planning of the Retail Industry Using Geometric Programming [J].
Khandan, Melika ;
Hoseinpour, Pooya .
INFORMS JOURNAL ON COMPUTING, 2024,
[36]   Robust design and yield enhancement of low-voltage CMOS analog integrated circuits [J].
Tarim, TB ;
Ismail, M ;
Kuntman, HH .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2001, 48 (04) :475-486
[37]   Automatic Generation of Saturation Constraints and Performance Expressions for Geometric Programming Based Analog Circuit Sizing [J].
Maji, Supriyo ;
Dam, Samiran ;
Mandal, Pradip .
2011 12TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2011, :761-768
[38]   Enhancing Analog IC Security Using Randomized Obfuscation Circuits [J].
Chaudhuri, Jayeeta ;
Bhattacharya, Mayukh ;
Chakrabarty, Krishnendu .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2025, 44 (03) :867-881
[39]   Automatic design of analog electronic circuits using grammatical evolution [J].
Castejon, Federico ;
Carmona, Enrique J. .
APPLIED SOFT COMPUTING, 2018, 62 :1003-1018
[40]   Modeling and optimization of jojoba oil extraction yield using Response Surface Methodology [J].
Al-Sheikh, Iyad ;
Yamin, Jehad A. A. .
JOURNAL OF PHARMACY & PHARMACOGNOSY RESEARCH, 2019, 7 (05) :367-380